位置:8V19N850DNLGI8 > 8V19N850DNLGI8详情

8V19N850DNLGI8中文资料

厂家型号

8V19N850DNLGI8

文件大小

3217.12Kbytes

页面数量

175

功能描述

Radio Unit Clock Synchronizer and Converter Clock Generator

数据手册

下载地址一下载地址二到原厂下载

生产厂商

RENESAS

8V19N850DNLGI8数据手册规格书PDF详情

Description

The 8V19N850 is a fully integrated Radio Unit Clock Synchronizer and

Converter Clock Generator designed as a high-performance clock

solution for phase/frequency synchronization and signal conditioning of

wireless base station radio equipment. The device supports

JESD204B/C subclass 0 and 1 device clocks and SYSREF

synchronization for converters.

The 8V19N850 supports two independent frequency domains: one that

can be used for the digital clock (Ethernet and FEC rates) domain with

four outputs, and the device clock (RF-PLL) domain with 12 outputs. The

Ethernet domain generates frequencies from two independent APLLs

for flexibility; the outputs of the RF clock domain generate very low

phase noise clocks for ADC/DAC circuits.

From the integrated RF-PLL, the device supports the clock generation of

high-frequency device clocks for driving ADC/DAC devices

low-frequency synchronization signals (SYSREF).

A dual DPLL front-end architecture supports any frequency translation.

Each DPLL provides a programmable bandwidth and a DCO function for

real-time frequency/phase adjustments. The DPLLs can lock on 1PPS

input signals and establish lock within 100s or less. Frequency

information can be applied from DPLL-0 to DPLL-1 and vice versa to

enable the combining of the frequency characteristics of two references

(combo-mode).

The 8V19N850 is configured through a pin-mapped I3CSM (including

legacy I2

C) and 3/4-wire SPI interface. I2

C with master capabilities

reads a default configuration from an external ROM device. GPIO ports

can be configured for reporting and controlling purposes.

Applications

▪ Wireless infrastructure 5G radio

Features

▪ High-performance radio clock synchronizer clock

— Device clock domain (RF-PLL) with support for JESD204B/C

— Digital clock domain (Ethernet, FEC) with support for eEEC

and T-BC/T-TSC Class C

▪ 2 differential clock reference inputs

— 1PPS (1Hz) to 1GHz input frequency

▪ Dual DPLL front-end with independent clock paths

— External control of the DCO for IEEE1588

— Digital holdover with a 1.1 × 10-7 ppb accuracy

— Programmable DPLL loop bandwidth 1mHz - 6kHz

— Configurable phase delay (range: 1UI)

— Hitless input switching with < 1ns output phase error

▪ Reference monitors for input LOS, activity and frequency

▪ 1 external synchronization input for JESD204B/C (LVCMOS)

▪ 16 differential outputs

▪ Dedicated phase management capabilities

▪ Optimized for low phase noise:

— Device clocks: -149.9dBc/Hz (1MHz offset; 245.76MHz clock)

▪ Supply voltage (core): 3.3V; (outputs): 3.3V, 2.5V, and 1.8V

▪ Package: 10 × 10 mm 88-VFQFPN

▪ Board temperature range: -40°C to +105°C

更新时间:2026-2-15 9:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
RENESAS
24+
con
35960
查现货到京北通宇商城
Renesas
25+
电联咨询
7800
公司现货,提供拆样技术支持
Renesas Electronics America In
25+
-
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
Renesas Electronics Corporatio
24+25+
16500
全新原厂原装现货!受权代理!可送样可提供技术支持!
原装TC
24+
DO-35
5000
只做原装公司现货
ST
23+
DO-34
16900
正规渠道,只有原装!
ST
25+
DO-34
16900
原装,请咨询
ST
2511
DO-34
16900
电子元器件采购降本30%!原厂直采,砍掉中间差价
ST
26+
DO-34
60000
只有原装 可配单
LRC/乐山无线电
25+
SOT23-3
15000
全新原装现货,价格优势