位置:8A34005-DDDNLG > 8A34005-DDDNLG详情
8A34005-DDDNLG中文资料
8A34005-DDDNLG数据手册规格书PDF详情
Description
The 8A34005 is a Synchronization Management Unit (SMU) for packet based and physical layer based equipment synchronization. The
8A34005 is a highly integrated device that provides tools to manage timing references, clock sources, and timing paths for IEEE 1588
and Synchronous Ethernet (SyncE) based clocks. The PLL channels can act independently as frequency synthesizers, jitter attenuators,
Digitally Controlled Oscillators (DCO) or Digital Phase Lock Loops (DPLL).
The 8A34005 supports multiple independent timing paths that can each be configured as a DPLL or as a DCO. Input-to-input,
input-to-output, and output-to-output phase skew can all be precisely managed. The device outputs low-jitter clocks that can directly
synchronize interfaces such as 100GBASE-R, 40GBASE-R, 10GBASE-R, and 10GBASE-W and lower-rate Ethernet interfaces, as well
as SONET/SDH and PDH interfaces and IEEE 1588 Time Stamp Units (TSUs).
Typical Applications
▪ Core and access IP switches / routers
▪ Synchronous Ethernet equipment
▪ Telecom Boundary Clocks (T-BCs) and Telecom Time Slave
Clocks (T-TSCs) according to ITU-T G.8273.2
▪ 10Gb, 40Gb, and 100Gb Ethernet interfaces
▪ Central Office Timing Source and Distribution
▪ Wireless infrastructure for 4.5G and 5G network equipment
Features
▪ Four independent timing channels
• Each can act as a frequency synthesizer, jitter attenuator,
Digitally Controlled Oscillator (DCO), or Digital Phase Lock
Loop (DPLL)
• DPLLs generate telecom compliant clocks
▪ Compliant with ITU-T G.8262 for Synchronous Ethernet
▪ Compliant with ITU-T G.8262.1 for enhanced
Synchronous Ethernet
▪ Compliant with legacy SONET/SDH and PDH
requirements
• DPLL Digital Loop Filters (DLFs) are programmable with cut
off frequencies from 0.09mHz to 12kHz
• DPLL/DCO channels share frequency information using the
Combo Bus to simplify compliance with ITU-T G.8273.2
• Switching between DPLL and DCO modes is hitless and
dynamic
▪ Automatic reference switching between DCO and DPLL
modes to simplify support for an external phase/time input
interface in a T-BC
• Generates output frequencies that are independent of input
frequencies via a Fractional Output Divider (FOD)
• Each FOD supports output phase tuning with 1ps resolution
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Renesas |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
|||
Renesas Electronics America In |
25+ |
144-TFBGA |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
|||
RENESAS(瑞萨)/IDT |
24+ |
CABGA144(10x10) |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
|||
RENESAS(瑞萨)/IDT |
2447 |
VFQFPN-72(10x10) |
315000 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
|||
IDT/RENESAS |
22+ |
NA |
24500 |
瑞萨全系列在售 |
|||
IDT(Renesas收购) |
25+ |
封装 |
500000 |
源自原厂成本,高价回收工厂呆滞 |
|||
IDT |
23+ |
NA |
320 |
原装正品代理渠道价格优势 |
|||
IDT(Renesas收购) |
24+ |
NA/ |
8735 |
原厂直销,现货供应,账期支持! |
8A34005-DDDNLG 资料下载更多...
8A34005-DDDNLG 芯片相关型号
- 1046975
- 1046976
- 1046977
- 1046979
- 8A34005
- 8A34005-DDDNLG8
- 98R2124000E
- A10211507L1
- ATS-19B-28-C1-R0
- ATS-19B-28-C2-R0
- ATS-19B-29-C1-R0
- ATS-19B-29-C2-R0
- CBTL05024BSHP
- CSTNE24M0VH3C000B0
- CSTNE24M0VH3C000R0
- CSTNE24M0VH5T000B0
- CSTNE24M0VH5T000R0
- MF50B04V1-1000U-A99
- MWCT1114SFVLLPT
- MWCT1114SFVMHPNR
- MWCT1114SFVMHPNT
- MWCT1114SFVMHPR
- SDU
- UPW2A6R8MDD
- VDRS20W075BYE
- VDRS20W140BYE
- VDRS20W460BYE
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105