位置:673-01 > 673-01详情

673-01中文资料

厂家型号

673-01

文件大小

89.16Kbytes

页面数量

8

功能描述

PLL BUILDING BLOCK

数据手册

下载地址一下载地址二到原厂下载

生产厂商

RENESAS

673-01数据手册规格书PDF详情

Description

The ICS673-01 is a low cost, high performance Phase

Locked Loop (PLL) designed for clock synthesis and

synchronization. Included on the chip are the phase

detector, charge pump, Voltage Controlled Oscillator

(VCO), and two output buffers. One output buffer is a

divide by two of the other. Through the use of external

reference and VCO dividers (the ICS674-01), the user

can customize the clock to lock to a wide variety of

input frequencies.

The ICS673-01 also has an output enable function that

puts both outputs into a high-impedance state. The

chip also has a power down feature which turns off the

entire device.

For applications that require low jitter or jitter

attenuation, see the MK2069. For a smaller package,

see the ICS663

Features

• Packaged in 16 pin SOIC (Pb-free, ROHS compliant)

• Access to VCO input and feedback paths of PLL

• VCO operating range up to 120 MHz (5V)

• Able to lock MHz range outputs to kHz range inputs

through the use of external dividers

• Output Enable tri-states outputs

• Low skew output clocks

• Power Down turns off chip

• VCO predivide to feedback divider of 1 or 4

• 25 mA output drive capability at TTL levels

• Advanced, low power, sub-micron CMOS process

• Single supply +3.3 V or +5 V ±10 operating voltage

• Industrial temperature range available

• Forms a complete PLL, using the ICS674-01

• For better jitter performance, please use the MK1575

更新时间:2025-10-11 10:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Weinschel
2023+
N Female - N Female
25
weinschel 衰减器库存大量现货,欢迎电寻
M/ACOM
24+
SMD8
101
自己库存
ALTECHCORP
211
全新原装 货期两周
23+
MSOP
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
ZETEX
23+
SOP8
50000
全新原装正品现货,支持订货
Bourns Inc.
25+
径向 垂直 4 引线(开放)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
Pomona Electronics
2022+
1
全新原装 货期两周
Herga
24+
con
25
优势库存,原装正品
MMI
23+
SMD-PLCC68
9856
原装正品,假一罚百!
MOLEX/莫仕
2508+
/
273494
一级代理,原装现货