位置:PM73121 > PM73121详情

PM73121中文资料

厂家型号

PM73121

文件大小

2300.48Kbytes

页面数量

223

功能描述

AAL1 Segmentation And Reassembly Processor

数据手册

下载地址一下载地址二到原厂下载

简称

PMC

生产厂商

PMC-Sierra, Inc

中文名称

官网

LOGO

PM73121数据手册规格书PDF详情

Description

The AAL1 Segmentation And Reassembly (SAR) Processor (AAL1gator II™) provides DS1, E1, E3, or DS3 line interface access to an ATM Adaptation Layer One (AAL1) Constant Bit Rate (CBR) ATM network. It arbitrates access to an external SRAM for storage of the configuration, the user data, and the statistics. The device provides a microprocessor interface for configuration, management, and statistics gathering. PMC-Sierra also offers a software device control package for the AAL1gator II device.

FEATURES

Circuit Interface Features

• Provides AAL1 segmentation and reassembly of eight 2 Mbit/s data streams or one 45 Mbit/s or less data stream.

• Supports 256 Virtual Channels (VCs) (32 per line).

• Supports n × 64 structured data format.

• Supports arbitrary timeslot-to-VC mappings, including alternating timeslots.

• Provides Common Channel Signaling (CCS) and Channel Associated Signaling (CAS) configuration options.

• Provides per-VC data and signaling conditioning in both the transmit and the receive directions.

• Arbitrates a 16-bit microprocessor interface to a 128K × 16 (12 ns) SRAM.

• Supports multicast connections, ATM Monitoring (AMON), Remote Monitoring (RMON), and ATM Circuit Steering (ACS).

• Supports adaptive clocking in Structured Data Format, Frame-based (SDF-FR), Structured Data Format, Multiframe-based (SDF-MF), and Unstructured Data Format, Multiple Line (UDF-ML) modes.

Transmit Cell Interface Features

• Provides an ATM-layer or PHY-layer 33 MHz UTOPIA interface. Both Single PHY (SPHY) and Multi-PHY (MPHY) modes are supported.

• Provides per-VC transmit queueing.

• Provides a calendar queue service algorithm that produces minimal Cell Delay Variation (CDV).

• Provides a supervisory transmit buffer for Operations, Administration, and Maintenance (OAM), and for ATM signaling.

• Generates pointers for structured data transmission.

• Provides sequence number and sequence number protection generation.

• Provides partially filled cell generation with the length configurable on a per-VC basis.

• Generates and transmits Synchronous Residual Time Stamp (SRTS) values for unstructured modes.

• Built-in transmit line clock generation based on received SRTS values, receive line clock, or a nominal frequency.

Receive Cell Interface Features

• Provides an ATM-layer or PHY-layer 33 MHz UTOPIA interface. Both SPHY and MPHY modes are supported.

• Provides per-VC queues.

• Provides per-VC CDV tolerance settings.

• Provides per-VC partially filled cell length settings.

• Provides a supervisory receive queue for OAM cells.

• Verifies and corrects sequence numbers in accordance with ITU-T Recommendation I.363.1.

• Processes sequence numbers in accordance with the “Fast SN Algorithm”, as specified in the ITU-T Recommendation I.363.1.

• Maintains bit integrity through individual errored cells or up to six lost cells. Takes into account pointer bytes.

• During underruns, can output fixed, pseudorandom, or old data.

• Provides processor interrupts for OAM cell receptions.

• Provides a multiplexed interface to external receive Phase-Locked Loops (PLLs) for SRTS clock recovery for unstructured modes or adaptive clock recovery.

Statistics Features

• Counts invalid Cyclic Redundancy Check (CRC) values for sequence numbers.

• Counts OAM cells and dropped OAM cells.

• Counts data cells transmitted per VC.

• Counts conditioned data cells transmitted per VC.

• Counts cells not transmitted due to line resynchronization per VC.

• Counts cells received, dropped, lost, or misinserted per VC.

• Counts cells with incorrect Sequence Number (SN) or incorrect Sequence Number Protection (SNP).

• Counts underrun occurrences per VC.

• Counts overrun occurrences per VC.

• Counts pointer reframes and pointer parity errors per VC.

PM73121产品属性

  • 类型

    描述

  • 型号

    PM73121

  • 制造商

    PMC

  • 制造商全称

    PMC

  • 功能描述

    AAL1 Segmentation And Reassembly Processor

更新时间:2025-6-19 15:08:00
供应商 型号 品牌 批号 封装 库存 备注 价格
PMC
24+
QFP
4000
原装原厂代理 可免费送样品
PMC
2025+
QFP
3783
全新原装、公司现货热卖
PMC
2020+
QFP
2000
百分百原装正品 真实公司现货库存 本公司只做原装 可
PMC
21+
QFP
20000
全新原装 公司现货 价优
PMC
2023+
PQFP
50000
原装现货
PMC
24+
PQFP
3000
只做原装正品现货 欢迎来电查询15919825718
PMC
04+
QFP
42
PMC
24+/25+
59
原装正品现货库存价优
PMC
23+
QFP
3600
绝对全新原装!现货!特价!请放心订购!
PMC
24+
QFP
5000
绝对原装自家现货!真实库存!欢迎来电!

PMC相关芯片制造商

  • PMI
  • PMICRO
  • POINN
  • Polyfet
  • POMONA
  • Portwell
  • POSEICO
  • POSITRONIC
  • POTATO
  • Potens
  • POWER
  • POWERBOX

PMC-Sierra, Inc

中文资料: 539条

PMC-Sierra, Inc. 是一家专注于网络和存储半导体解决方案的公司,成立于1986年,总部位于美国加利福尼亚州。该公司致力于为数据中心、企业网络和电信市场提供高性能的集成电路和相关技术。PMC-Sierra 的产品线包括网络处理器、存储控制器和光纤通道解决方案,广泛应用于服务器、路由器和交换机等设备中。凭借其在技术创新和设计方面的领先地位,PMC-Sierra 致力于帮助客户提高数据传输速度和系统性能。2016年,公司被 Broadcom Inc. 收购,进一步增强了其在半导体行业的竞争力。