位置:P102-10SC > P102-10SC详情

P102-10SC中文资料

厂家型号

P102-10SC

文件大小

180.37Kbytes

页面数量

6

功能描述

Low Skew Output Buffer

数据手册

下载地址一下载地址二

生产厂商

PLL

P102-10SC数据手册规格书PDF详情

DESCRIPTION

The PLL102-10 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC or MSOP package. It has two outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than ±350 ps, the device acts as a zero delay buffer.

FEATURES

• Frequency range 50 ~ 120MHz.

• Internal phase locked loop will allow spread spectrum modulation on reference clock to pass to outputs.

• Zero input - output delay.

• Less than 700 ps device - device skew.

• Less than 250 ps skew between outputs.

• Less than 100 ps cycle - cycle jitter.

• 2.5V or 3.3V power supply operation.

• Available in 8-Pin SOIC or MSOP package.

P102-10SC产品属性

  • 类型

    描述

  • 型号

    P102-10SC

  • 制造商

    PLL

  • 制造商全称

    PLL

  • 功能描述

    Low Skew Output Buffer

更新时间:2025-10-18 13:58:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+
SOP8
203
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
24+
SOP8
203
TI
25+
SOP8
4500
全新原装、诚信经营、公司现货销售!
TI/德州仪器
23+
SOP-8
15238
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
TI
24+
SOP8
203
只做原装,欢迎询价,量大价优
TI
25+
SOP8
203
全新现货
FSL
2018+
26976
代理原装现货/特价热卖!
恩XP
21+
689-TEPBGA II(31x31)
800
100%全新原装 亚太地区XILINX、FREESCALE-NXP AD专业
恩XP
24+
689-TEPBGA II(31x31)
53200
一级代理/放心采购
恩XP
2447
TEPBGAII-689(31x31)
31500
27个/托盘一级代理专营品牌!原装正品,优势现货,长