位置:PDI1394P25BD > PDI1394P25BD详情
PDI1394P25BD中文资料
PDI1394P25BD数据手册规格书PDF详情
DESCRIPTION
The PDI1394P25 provides the digital and analog transceiver functions needed to implement a one port node in a cable-based IEEE 1394–1995 and/or 1394a network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The PDI1394P25 is designed to interface with a Link Layer Controller (LLC), such as the PDI1394L40 or PDI1394L41.
FEATURES
• Fully supports provisions of IEEE 1394–1995 Standard for high performance serial bus and the P1394a–2000 Standard1
• Fully interoperable with Firewire™ and i.LINK™ implementations of the IEEE 1394 Standard.2
• Full P1394a support includes:
– Connection debounce
– Arbitrated short reset
– Multispeed concatenation
– Arbitration acceleration
– Fly-by concatenation
– Port disable/suspend/resume
• Provides one 1394a fully-compliant cable port at 100/200/400 Mbps. Can be used as a one port PHY without the use of any extra external components
• Fully compliant with Open HCI requirements
• Cable ports monitor line conditions for active connection to remote node.
• Power down features to conserve energy in battery-powered applications include:
– Automatic device power down during suspend
– Device power down terminal
– Link interface disable via LPS
– Inactive ports powered-down
• Logic performs system initialization and arbitration functions
• Encode and decode functions included for data-strobe bit level encoding
• Incoming data resynchronized to local clock
• Single 3.3 volt supply operation
• Minimum VDD of 2.7 V for end-of-wire power-consuming devices
• While unpowered and connected to the bus, will not drive TPBIAS on a connected port, even if receiving incoming bias voltage on that port
• Supports extended bias-handshake time for enhanced interoperability with camcorders
• Interface to link-layer controller supports both low-cost bus-holder isolation and optional Annex J electrical isolation
• Data interface to link-layer controller through 2/4/8 parallel lines at 49.152 MHz
• Low-cost 24.576 MHz crystal provides transmit, receive data at 100/200/400 Mbps, and link-layer controller clock at 49.152 MHz
• Does not require external filter capacitors for PLL
• Interoperable with link-layer controllers using 3.3 V and 5 V supplies
• Interoperable with other Physical Layers (PHYs) using 3.3 V and 5 V supplies
• Node power class information signaling for system power management
• Cable power presence monitoring
• Separate cable bias (TPBIAS) for each port
• Register bits give software control of contender bit, power class bits, link active bit, and 1394a features
• LQFP package is function and pin compatible with the Texas Instruments TSB41LV01E™ and TSB41AB1™ (PAP package) 400 Mbps PHYs.
PDI1394P25BD产品属性
- 类型
描述
- 型号
PDI1394P25BD
- 功能描述
输入/输出控制器接口集成电路 1394 1 PORT 400 MB/S PHY
- RoHS
否
- 制造商
Silicon Labs
- 最大工作温度
+ 85 C
- 最小工作温度
- 40 C
- 安装风格
SMD/SMT
- 封装/箱体
QFN-64
- 封装
Tray
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
PHI |
2025+ |
QFP |
3783 |
全新原装、公司现货热卖 |
|||
PHI |
20+ |
TQFPPB |
2860 |
原厂原装正品价格优惠公司现货欢迎查询 |
|||
PHI |
24+ |
TQFP |
52500 |
郑重承诺只做原装进口现货 |
|||
PHI |
23+ |
QFP |
7512 |
绝对全新原装!现货!特价!请放心订购! |
|||
PHI |
03/04+ |
TQFP |
392 |
全新原装100真实现货供应 |
|||
PHI |
16+ |
QFP |
2500 |
进口原装现货/价格优势! |
|||
PHI |
25+ |
QFP |
800 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
PHI |
24+ |
QFP |
5989 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
|||
PHI |
16+ |
LQFP |
8000 |
原装现货请来电咨询 |
|||
PHI |
2015+ |
SMD |
19998 |
专业代理原装现货,特价热卖! |
PDI1394P25BD 资料下载更多...
PDI1394P25BD 芯片相关型号
- M28W320ECB90N1F
- M28W320ECT70N1F
- MMSZ2V7ET3
- MMSZ4712T1
- MMSZ4V3ET3
- MMSZ5V6ET3
- MMSZ9V1ET3
- P6KE13A
- P6KE15A
- PCA200010AA
- PCA9533D02
- PCA9533DP02
- PCA9553
- PCA9553D01
- PCA9553D02
- PCA9555
- PCM1792
- PCM2901E/2K
- PCM2903E
- PDI1394P25
- PI6C9911
- PT4475
- PVI5080N
- PZT751T1
- REG104
- XC6204B31BDL
- XC6204B51BDL
- XC6204C11BDL
- XC62FP3701MB
- XC62FP5501MB
PHILIPS相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105