位置:74LV107PWDH > 74LV107PWDH详情

74LV107PWDH中文资料

厂家型号

74LV107PWDH

文件大小

121.49Kbytes

页面数量

12

功能描述

Dual JK flip-flop with reset; negative-edge trigger

数据手册

下载地址一下载地址二

生产厂商

PHI

74LV107PWDH数据手册规格书PDF详情

DESCRIPTION

The 74LV107 is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC/HCT107.

The 74LV107 is a dual negative-edge triggered JK-type flip-flop featuring individual J, K, clock (nCP) and reset (nR) inputs; also complementary Q and Q outputs.

The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation.

The reset (nR) is an asynchronous active LOW input. When LOW, it overrides the clock and data inputs, forcing the Q output LOW and the Q output HIGH.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

FEATURES

• Wide operating: 1.0 to 5.5 V

• Optimized for low voltage applications: 1.0 to 3.6 V

• Accepts TTL input levels between VCC = 2.7 V and VCC = 3.6 V

• Typical VOLP (output ground bounce) < 0.8 V at VCC = 3.3 V, Tamb = 25°C

• Typical VOHV (output VOH undershoot) > 2 V at VCC = 3.3 V, Tamb = 25°C

• Output capability: standard

• ICC category: flip-flops

更新时间:2025-11-1 10:32:00
供应商 型号 品牌 批号 封装 库存 备注 价格
PHI
00+
TSSOP14
268
全新原装100真实现货供应
PHI
25+
TSSOP14
307
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙
PHI
24+
TSSOP14
25843
公司原厂原装现货假一罚十!特价出售!强势库存!
PHI
25+
TSSOP14
2987
只售原装自家现货!诚信经营!欢迎来电!
PHI
24+
TSSOP14
6540
原装现货/欢迎来电咨询
PHI
2447
SOP
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
TI
24+
TSSOP
678
只做原装,欢迎询价,量大价优
TI
25+
TSSOP
678
全新现货
ti
23+
NA
2416
专做原装正品,假一罚百!
TI/TEXAS
NEW
TSSOP
8931
代理全系列销售,全新原装正品,价格优势,长期供应,量大可订