位置:74HCT107PW > 74HCT107PW详情

74HCT107PW中文资料

厂家型号

74HCT107PW

文件大小

53.67Kbytes

页面数量

7

功能描述

Dual JK flip-flop with reset; negative-edge trigger

数据手册

下载地址一下载地址二

生产厂商

PHI

74HCT107PW数据手册规格书PDF详情

GENERAL DESCRIPTION

The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, clock (nCP) and reset (nR) inputs; also complementary Q and Q outputs.

The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation.

The reset (nR) is an asynchronous active LOW input.

When LOW, it overrides the clock and data inputs, forcing the Q output LOW and the Q output HIGH.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

FEATURES

• Output capability: standard

• ICC category: flip-flops

更新时间:2026-1-31 10:16:00
供应商 型号 品牌 批号 封装 库存 备注 价格
PHI
23+
SMD-SO16
9856
原装正品,假一罚百!
PHI
9744+
SOP16
671
PHI
25+
SOP16
30000
原装现货,假一赔十.
PHI
23+
SOP16
50000
全新原装正品现货,支持订货
PHI
25+
封装
500000
源自原厂成本,高价回收工厂呆滞
Nexperia
25+
N/A
20000
恩XP
26+
N/A
60000
只有原装 可配单
PHIL
22+
SOP
20000
公司只有原装 品质保证
ph
24+
N/A
6980
原装现货,可开13%税票
HAR
24+
SOP
222