位置:MPR603TSU-03 > MPR603TSU-03详情

MPR603TSU-03中文资料

厂家型号

MPR603TSU-03

文件大小

523.51Kbytes

页面数量

28

功能描述

PowerPC™ 603 RISC Microprocessor Technical Summary

数据手册

下载地址一下载地址二到原厂下载

生产厂商

恩XP

MPR603TSU-03数据手册规格书PDF详情

PowerPC 603 Microprocessor Features

This section describes details of the 603’s implementation of the PowerPC architecture. Major features of

the 603 are as follows:

• High-performance, superscalar microprocessor

— As many as three instructions issued and retired per clock

— As many as five instructions in execution per clock

— Single-cycle execution for most instructions

— Pipelined FPU for all single-precision and most double-precision operations

• Five independent execution units and two register files

— BPU featuring static branch prediction

— A 32-bit IU

— Fully IEEE 754-compliant FPU for both single- and double-precision operations

— LSU for data transfer between data cache and GPRs and FPRs

— SRU that executes condition register (CR) and special-purpose register (SPR) instructions

— Thirty-two GPRs for integer operands

— Thirty-two FPRs for single- or double-precision operands

• High instruction and data throughput

— Zero-cycle branch capability (branch folding)

— Programmable static branch prediction on unresolved conditional branches

— Instruction fetch unit capable of fetching two instructions per clock from the instruction cache

— A six-entry instruction queue that provides look-ahead capability

— Independent pipelines with feed-forwarding that reduces data dependencies in hardware

— 8-Kbyte data cache—two-way set-associative, physically addressed; LRU replacement

algorithm

— 8-Kbyte instruction cache—two-way set-associative, physically addressed; LRU replacement

algorithm

— Cache write-back or write-through operation programmable on a per page or per block basis

— BPU that performs CR look-ahead operations

— Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte

segment size

— A 64-entry, two-way set-associative ITLB

— A 64-entry, two-way set-associative DTLB

— Four-entry data and instruction BAT arrays providing 128-Kbyte to 256-Mbyte blocks

— Software table search operations and updates supported through fast trap mechanism

— 52-bit virtual address; 32-bit physical address

• Facilities for enhanced system performance

— A 32- or 64-bit split-transaction external data bus with burst transfers

— Support for one-level address pipelining and out-of-order bus transactions

— Bus extensions for direct-store interface operations

• Integrated power management

— Low-power 3.3-volt design

— Internal processor/bus clock multiplier that provides 1/1, 2/1, 3/1, and 4/1 ratios

— Three power saving modes: doze, nap, and sleep

— Automatic dynamic power reduction when internal functional units are idle

• In-system testability and debugging features through JTAG boundary-scan capability

更新时间:2025-10-6 15:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TOS
24+
DIP-28
10
POWER INTEGRATIONS/帕沃英蒂格
23+
SOP16
11852
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
MPS
22+
QFN16
5000
只做原装,假一赔十
NISTRONICS (JIANGXI)
24+
N/A
28200
原装原装原装