位置:MPC603EXXXXXXX > MPC603EXXXXXXX详情

MPC603EXXXXXXX中文资料

厂家型号

MPC603EXXXXXXX

文件大小

401.07Kbytes

页面数量

32

功能描述

PowerPC 603e™ RISC Microprocessor Family: PID6-603e Hardware Specifications

数据手册

下载地址一下载地址二到原厂下载

生产厂商

NXP Semiconductors

简称

nxp恩智浦

中文名称

恩智浦半导体公司官网

MPC603EXXXXXXX数据手册规格书PDF详情

Features

This section summarizes features of the 603e’s implementation of the PowerPC architecture. Major features

of the 603e are as follows:

• High-performance, superscalar microprocessor

— As many as three instructions issued and retired per clock

— As many as five instructions in execution per clock

— Single-cycle execution for most instructions

— Pipelined FPU for all single-precision and most double-precision operations

• Five independent execution units and two register files

— BPU featuring static branch prediction

— A 32-bit IU

— Fully IEEE 754-compliant FPU for both single- and double-precision operations

— LSU for data transfer between data cache and GPRs and FPRs

— SRU that executes condition register (CR), special-purpose register (SPR) instructions, and

integer add/compare instructions

— Thirty-two GPRs for integer operands

— Thirty-two FPRs for single- or double-precision operands

• High instruction and data throughput

— Zero-cycle branch capability (branch folding)

— Programmable static branch prediction on unresolved conditional branches

— Instruction fetch unit capable of fetching two instructions per clock from the instruction cache

— A six-entry instruction queue that provides lookahead capability

— Independent pipelines with feed-forwarding that reduces data dependencies in hardware

— 16-Kbyte data cache—four-way set-associative, physically addressed; LRU replacement

algorithm

— 16-Kbyte instruction cache—four-way set-associative, physically addressed; LRU replacement

algorithm

— Cache write-back or write-through operation programmable on a per page or per block basis

— BPU that performs CR lookahead operations

— Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte

segment size

— A 64-entry, two-way set-associative ITLB

— A 64-entry, two-way set-associative DTLB

— Four-entry data and instruction BAT arrays providing 128-Kbyte to 256-Mbyte blocks

— Software table search operations and updates supported through fast-trap mechanism

— 52-bit virtual address; 32-bit physical address

• Facilities for enhanced system performance

— A 32- or 64-bit split-transaction external data bus with burst transfers

— Support for one-level address pipelining and out-of-order bus transactions

• Integrated power management

— Low-power 3.3-volt design

— Internal processor/bus clock multiplier that provides 1/1, 1.5/1, 2/1, 2.5/1, 3/1, 3.5/1, and 4/1

ratios

— Three power saving modes: doze, nap, and sleep

— Automatic dynamic power reduction when internal functional units are idle

• In-system testability and debugging features through JTAG boundary-scan capability

更新时间:2025-5-12 10:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
NXP/恩智浦
2324+
NA
78920
二十余载金牌老企,研究所优秀合供单位,您的原厂窗口
FREESCA
25+
QFP
6500
独立分销商 公司只做原装 诚心经营 免费试样正品保证
MOTOROLA
22+
BGA
3000
原装正品,支持实单
MOTOROLA/摩托罗拉
/
BGA
27
一级代理,专注军工、汽车、医疗、工业、新能源、电力
MOTOROLA/摩托罗拉
23+
BGA
27
全新原装正品现货,支持订货
MOTOROLA/摩托罗拉
20+
BGA
27
进口原装现货,假一赔十
FREESCALE
23+
BGA
98900
原厂原装正品现货!!
FREESCALE
25+
BGA
996880
只做原装,欢迎来电资询
FREESCALE
24+
BGA
36581
只做原装 公司现货库存
FREESCALE
24+
BGA
12000
原装

nxp相关电路图

  • NYLENE
  • O2Micro
  • ODU
  • OENINDIA
  • OHHALLSENSOR
  • OHMITE
  • OKAYA
  • OKI
  • OLITECH
  • OMEGA
  • OMNETICS
  • OmniVision