位置:MPC602EC/D > MPC602EC/D详情

MPC602EC/D中文资料

厂家型号

MPC602EC/D

文件大小

440.08Kbytes

页面数量

26

功能描述

PowerPC 602TM RISC Microprocessor Hardware Specification

数据手册

下载地址一下载地址二到原厂下载

生产厂商

恩XP

MPC602EC/D数据手册规格书PDF详情

Features

This section describes details of the 602 implementation of the PowerPC architecture. Major features of the

602 are as follows:

• High-performance, superscalar microprocessor

— As many as two instructions are fetched from the instruction queue per clock

— One instruction can be issued and one retired per clock

— As many as four instructions in execution per clock

— Single-cycle execution for most instructions

• Four independent execution units and two register files

— BPU performs architecturally-defined static branch prediction

— A 32-bit IU

— Fully IEEE 754-compliant FPU for single-precision operations

— Emulation support for double-precision operations

— An implementation of the non-IEEE floating-point mode

— Thirty-two 32-bit general-purpose registers (GPRs) for integer operands

— Thirty-two 32-bit floating-point registers (FPRs) for single-precision operands

— LSU for data transfer between data cache and GPRs and FPRs

• Instruction pipelining and split cache organization

— Zero-cycle branch capability (branch folding)

— Programmable static branch prediction on unresolved conditional branches

— BPU that performs CR lookahead operations

— Instruction fetch unit capable of fetching two instructions per clock from the instruction cache

(one of which is a branch instruction)

— A four-entry instruction queue that provides lookahead capability

— Independent pipelines with feed-forwarding that reduces data dependencies in hardware

— 4-Kbyte data cache—two-way set-associative, physically addressed; LRU replacement

algorithm

— 4-Kbyte instruction cache—two-way set-associative, physically addressed; LRU replacement

algorithm

— Cache write-back or write-through operation programmable on a per page or per block basis

• Memory managament features

— Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte

segment size

— A 32-entry, two-way set-associative ITLB

— A 32-entry, two-way set-associative DTLB

— Four-entry data and instruction BAT arrays providing 128-Kbyte to 256-Mbyte blocks

— Software table search operations and updates supported through fast trap mechanism

— 52-bit virtual address; 32-bit physical address

— Optional configuration of the TLBs that offers protection for up to 4-Mbytes of memory per

TLB, but no effective address translation

• Facilities for enhanced system performance

— A 64-bit (address and data multiplexed) external data bus with burst transfers

— Support for injected snoops by other devices during ownership of bus tenure

— Ability to broadcast a line-fill address, during the address tenure of a writeback transaction on

the bus

• Integrated power management

— Low-power 3.3-volt design

— Internal processor/bus clock multiplier that provides 2/1 and 3/1 ratios

— Three static power-saving modes—doze, nap, and sleep

— Automatic dynamic power reduction when internal functional units are idle

• Data bus externally selectable as either 32 or 64 bits

• In-system testability and debugging features through JTAG port

• Three power saving modes

— Doze—All the functional units of the 602 are disabled except for the time base/decrementer

registers and the bus snooping logic. When the processor is in doze mode, an external

asynchronous interrupt, a system management interrupt, a decrementer exception, a hard or soft

reset, or machine check brings the 602 into the full-power state. The 602 in doze mode

maintains the PLL in a fully-powered state and locked to the system external clock input

(SYSCLK) so a transition to the full-power state takes only a few processor clock cycles.

— Nap—The nap mode further reduces power consumption by disabling bus snooping, leaving

only the time base register and the PLL in a powered state. The 602 returns to the full-power

state upon receipt of an external asynchronous interrupt, a system management interrupt, a

decrementer exception, a hard or soft reset, or a machine check input (MCP). A return to fullpower

state from a nap state takes only a few processor clock cycles.

— Sleep—Sleep mode reduces power consumption to a minimum by disabling all internal

functional units, after which external system logic may disable the PLL and SYSCLK.

Returning the 602 to the full-power state requires the enabling of the PLL and SYSCLK,

followed by the assertion of an external asynchronous interrupt, a system management

interrupt, a hard or soft reset, or a machine check input (MCP) signal after the time required to

relock the PLL

更新时间:2025-10-14 10:04:00
供应商 型号 品牌 批号 封装 库存 备注 价格
MOTOROLA
16+
QFP
791
进口原装现货/价格优势!
FREESCALE
25+
QFP
4860
品牌专业分销商,可以零售
MOTOROLA
25+
SOP
2978
100%全新原装公司现货供应!随时可发货
MOTOROLA
25+
BGA
4500
百分百原装正品 真实公司现货库存 本公司只做原装 可
FREESCAL
23+
BGAQFP
8659
原装公司现货!原装正品价格优势.
Freescale
14+
1218
全新进口原装
MOTOROLA
20+
1562
全新现货热卖中欢迎查询
FREESCALE
23+
NA
1218
原装正品代理渠道价格优势
FREESCAL
12/16+
BGAQFP
200
普通
MOTOROLA/摩托罗拉
23+
BGA
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、