位置:MPC106ARX66CG > MPC106ARX66CG详情

MPC106ARX66CG中文资料

厂家型号

MPC106ARX66CG

文件大小

443.98Kbytes

页面数量

28

功能描述

MPC106 PCI Bridge/Memory Controller Hardware Specifications

数据手册

下载地址一下载地址二到原厂下载

生产厂商

恩XP

MPC106ARX66CG数据手册规格书PDF详情

Features

This section summarizes the major features of the 106, as follows:

• 60x processor interface

— Supports up to four 60x processors

— Supports various operating frequencies and bus divider ratios

— 32-bit address bus, 64-bit data bus

— Supports full memory coherency

— Supports optional 60x local bus slave

— Decoupled address and data buses for pipelining of 60x accesses

— Store gathering on 60x-to-PCI writes

• Secondary (L2) cache control

— Configurable for write-through or write-back operation

— Supports cache sizes of 256 Kbytes, 512 Kbytes, and 1 Mbyte

— Up to 4 Gbytes of cacheable space

— Direct-mapped

— Supports byte parity

— Supports partial update with external byte decode for write enables

— Programmable interface timing

— Supports pipelined burst, synchronous burst, or asynchronous SRAMs

— Alternately supports an external L2 cache controller or integrated L2 cache module

• Memory interface

— 1 Gbyte of RAM space, 16 Mbytes of ROM space

— Supports parity or error checking and correction (ECC)

— High-bandwidth, 64-bit data bus (72 bits including parity or ECC)

— Supports fast page mode DRAMs, extended data out (EDO) DRAMs, and synchronous

DRAMs (SDRAMs)

— Supports 1 to 8 banks of DRAM/EDO/SDRAM with sizes ranging from 2 Mbyte to

128 Mbytes per bank

— ROM space may be split between the PCI bus and the 60x/memory bus (8 Mbytes each)

— Supports 8-bit asynchronous ROM or 64-bit burst-mode ROM

— Supports writing to Flash ROM

— Configurable external buffer control logic

— Programmable interface timing

• PCI interface

— Compliant with

PCI Local Bus Specification,

Revision 2.1

— Supports PCI interlocked accesses to memory using LOCK signal and protocol

— Supports accesses to all PCI address spaces

— Selectable big- or little-endian operation

— Store gathering on PCI writes to memory

— Selectable memory prefetching of PCI read accesses

— Only one external load presented by the MPC106 to the PCI bus

— Interface operates at 20–33 MHz

— Word parity supported

— 3.3 V/5.0 V-compatible

• Support for concurrent transactions on 60x and PCI buses

• Power management

— Fully-static 3.3-V CMOS design

— Supports 60x nap, doze, and sleep power management modes and suspend mode

• IEEE 1149.1-compliant, JTAG boundary-scan interface

• 304-pin ceramic ball grid array (CBGA) package

更新时间:2025-10-7 14:06:00
供应商 型号 品牌 批号 封装 库存 备注 价格
恩XP
21+
BGA
79
一级代理,专注军工、汽车、医疗、工业、新能源、电力
恩XP
原厂封装
9800
原装进口公司现货假一赔百
恩XP
20+
SMD
880000
明嘉莱只做原装正品现货
MOT
24+
BGA
23000
免费送样原盒原包现货一手渠道联系
24+
5000
公司存货
FREESCALE
25+
BGA
1250
大量现货库存,提供一站式服务!
MOTOROLA
BGA
1200
正品原装--自家现货-实单可谈
MOTOR
25+
O-NEWB
200
百分百原装正品 真实公司现货库存 本公司只做原装 可
MOT
23+
BGA
5000
原装正品,假一罚十
MOT
25+
BGA-303P
2560
绝对原装!现货热卖!