位置:MKE17Z512VLH9 > MKE17Z512VLH9详情
MKE17Z512VLH9中文资料
MKE17Z512VLH9数据手册规格书PDF详情
•This document provides electrical specifications for Kinetis KE17Z/13Z/12Z with up to 512 KB Flash Data Sheet
•For functional characteristics and the programming model, see Kinetis KE17Z/13Z/12Z with up to 512 KB Flash Reference Manual.
2.1
System features
The following sections describe the high-level system features.
2.1.1
ARM Cortex-M0+ core
The enhanced ARM Cortex M0+ is the member of the Cortex-M Series of processors targeting microcontroller cores focused on very cost sensitive, low power applications. It has a single 32-bit AMBA AHB-Lite interface and includes an NVIC component. It also has hardware debug functionality including support for simple program trace capability. The processor supports the ARMv6-M instruction set (Thumb) architecture including all but three 16-bit Thumb opcodes (52 total) plus seven 32-bit instructions. It is upward compatible with other Cortex-M profile processors.
2.1.2
NVIC
The Nested Vectored Interrupt Controller supports nested interrupts and 4 priority levels for interrupts. In the NVIC, each source in the IPR registers contains 2 bits. It also differs in number of interrupt sources and supports 32 interrupt vectors.
The Cortex-M family uses a number of methods to improve interrupt latency to up to 15 clock cycles for Cortex-M0+. It also can be used to wake the MCU core from Wait and VLPW modes.
2.1.3
AWIC
The asynchronous wake-up interrupt controller (AWIC) is used to detect asynchronous wake-up events in Stop mode and signal to clock control logic to resume system clocking. After clock restarts, the NVIC observes the pending interrupt and performs the normal interrupt or event processing. The AWIC can be used to wake MCU core from Partial Stop, Stop and VLPS modes.
Wake-up sources for this SoC are listed as below:
2.1.4
Memory
This device has the following features:
•Up to 512 KB of embedded program flash memory, dual-bank flash supporting flash SWAP feature.
•Up to 96 KB of embedded RAM accessible (read/write) at CPU clock speed with 0 wait states.
2.1.5
Reset and boot
The following table lists all the reset sources supported by this device.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
恩XP |
2025+ |
57945 |
|||||
恩XP |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
|||
恩XP |
20+ |
IC |
160 |
就找我吧!--邀您体验愉快问购元件! |
|||
恩XP |
23+ |
64-LQFP |
8215 |
原厂原装 |
|||
恩XP |
22+ |
64-LQFP |
9000 |
原厂渠道,现货配单 |
|||
恩XP |
两年内 |
NA |
135 |
实单价格可谈 |
|||
恩XP |
21+ |
LQFP64 |
10000 |
低于市场价,实单必成,QQ1562321770 |
|||
恩XP |
23+ |
NA |
6800 |
原装正品,力挺实单 |
|||
恩XP |
25+ |
64-LQFP |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
|||
恩XP |
22+ |
NA |
6000 |
原厂原装现货 |
MKE17Z512VLH9 资料下载更多...
MKE17Z512VLH9 芯片相关型号
- 1SMA2EZ3.0D5
- 1SMA2EZ3.3D5
- 1SMA2EZ3.6D5
- 1SMA2EZ3.9D5
- 1SMA2EZ300D5
- 1SMA2EZ30D5
- 1SMA2EZ330D5
- 1SMA2EZ33D5
- 1SMA2EZ36D5
- 1SMA2EZ39D5
- 842-058-521-101
- 842-058-521-102
- 842-058-521-103
- 842-058-521-104
- 842-058-521-201
- 842-058-521-202
- 842-058-521-203
- 842-058-521-204
- 842-058-521-207
- 842-058-521-208
- 842-058-521-212
- 857-034-441-107
- 857-034-441-108
- 857-034-441-112
- A81805
- A81805-1
- A81805KESJSR
- A81805KESJSR-1
- CLB1H5C5R6K1000TC1_V02
- MKE17Z512VLL9
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100