位置:MIMXRT8051DVN5A > MIMXRT8051DVN5A详情
MIMXRT8051DVN5A中文资料
MIMXRT8051DVN5A数据手册规格书PDF详情
Features
The i.MX RT1060X processors are based on Arm Cortex-M7 Core Platform, which has the following features:
•Supports single Arm Cortex-M7 Core with:
-32 KB L1 Instruction Cache
-32 KB L1 Data Cache
-Full featured Floating Point Unit (FPU) with support of the VFPv5 architecture
-Support the Armv7-M Thumb instruction set
•Integrated MPU, up to 16 individual protection regions
•Tightly coupled GPIOs, operating at the same frequency as Arm Core
•Up to 512 KB I-TCM and D-TCM in total
•Frequency of 600 MHz
•Cortex M7 CoreSight™ components integration for debug
•Frequency of the core, as per Table 9.
The SoC-level memory system consists of the following additional components:
•Boot ROM (128 KB)
•On-chip RAM (1 MB)
-512 KB OCRAM shared between ITCM/DTCM and OCRAM
-Dedicate 512 KB OCRAM
•External memory interfaces:
-8/16-bit SDRAM, up to SDRAM-133/SDRAM-166
-8/16-bit SLC NAND FLASH, with ECC handled in software
-SD/eMMC
-SPI NOR/NAND FLASH
-Parallel NOR FLASH with XIP support
-Two single/dual channel Quad SPI FLASH with XIP support
•Timers and PWMs:
-Two General Programmable Timers (GPT)
◦4-channel generic 32-bit resolution timer for each
◦Each support standard capture and compare operation
-Four Periodical Interrupt Timers (PIT)
◦Generic 32-bit resolution timer
◦Periodical interrupt generation
-Four Quad Timers (QTimer)
◦4-channel generic 16-bit resolution timer for each
◦Each support standard capture and compare operation
◦Quadrature decoder integrated
-Four FlexPWMs
◦Up to 8 individual PWM channels per each
◦16-bit resolution PWM suitable for Motor Control applications
-Four Quadrature Encoder/Decoders
Each i.MX RT1060X processor enables the following interfaces to external devices (some of them are muxed and not available simultaneously):
•Display Interface:
-Parallel RGB LCD interface
◦Support 8/16/24 bit interface
◦Support up to WXGA resolution
◦Support Index color with 256 entry x 24 bit color LUT
◦Smart LCD display with 8/16-bit MPU/8080 interface
•Audio:
-S/PDIF input and output
-Three synchronous audio interface (SAI) modules supporting I2S, AC97, TDM, and codec/DSP interfaces
-MQS interface for medium quality audio via GPIO pads
•Generic 2D graphics engine:
-BitBlit
-Flexible image composition options-alpha, chroma key
-Porter-duff blending
-Image rotation (90°, 180°, 270°)
-Image size
-Color space conversion
-Multiple pixel format support (RGB, YUV444, YUV422, YUV420, YUV400)
-Standard 2D-DMA operation
•Camera sensors:
-Support 24-bit, 16-bit, and 8-bit CSI input
•Connectivity:
-Two USB 2.0 OTG controllers with integrated PHY interfaces
-Two Ultra Secure Digital Host Controller (uSDHC) interfaces
◦MMC 4.5 compliance with HS200 support up to 200 MB/sec
◦SD/SDIO 3.0 compliance with 200 MHz SDR signaling to support up to 100 MB/sec
◦Support for SDXC (extended capacity)
-Two 10/100M Ethernet controllers with support for IEEE1588
-Eight universal asynchronous receiver/transmitter (UARTs) modules
-Four I2C modules
-Four SPI modules
-Two FlexCAN modules
-One FlexCAN (with Flexible Data-Rate supported)
-Three FlexIO modules
•GPIO and Pin Multiplexing:
-General-purpose input/output (GPIO) modules with interrupt capability
-Input/output multiplexing controller (IOMUXC) to provide centralized pad control
The i.MX RT1060X processors integrate advanced power management unit and controllers:
•Full PMIC integration, including on-chip DCDC and LDO
•Temperature sensor with programmable trim points
•GPC hardware power management controller
The i.MX RT1060X processors support the following system debug:
•Arm CoreSight debug and trace architecture
•Trace Port Interface Unit (TPIU) to support off-chip real-time trace
•Cross Triggering Interface (CTI)
•Support for 5-pin (JTAG) and SWD debug interfaces
The i.MX RT1060X processors support the following analog interfaces:
•Two Analog-Digital-Converters (ADC), 16-channel for each, 20-channel in total
•Four Analog Comparators (ACMP)
Security functions are enabled and accelerated by the following hardware:
•High Assurance Boot (HAB)
•Data Co-Processor (DCP):
-AES-128, ECB, and CBC mode
-SHA-1 and SHA-256
-CRC-32
•Bus Encryption Engine (BEE)
-AES-128, ECB, and CTR mode
-On-the-fly QSPI Flash decryption
•True random number generation (TRNG)
•Secure Non-Volatile Storage (SNVS)
-Secure real-time clock (RTC)
-Zero Master Key (ZMK)
•Secure JTAG Controller (SJC)
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
CHARGE |
新 |
998 |
全新原装 货期两周 |
||||
CDE |
24+ |
1019 |
|||||
Cornell-Dubilier |
2022+ |
1 |
全新原装 货期两周 |
||||
CDE |
23+ |
SMD |
9868 |
专做原装正品,假一罚百! |
|||
CDE |
23+ |
13000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
MIMXRT8051DVN5A 资料下载更多...
MIMXRT8051DVN5A 芯片相关型号
- 48NAT-2YH4-M2/Q
- ALD15CU
- ATS-19A-169-C3-R0
- ATS-19A-16-C1-R0
- DMK7N65-TU
- ESH-HC-1-PK
- JPS3-HM1RK
- JPS3-HM1RK/Q
- JPS3-HM1RP
- JPS3-HM1RP/Q
- JPS3-HM1RR
- JPS3-HM1RR/Q
- JPS3-HM1RS
- JPS3-HM1RS/Q
- JPS3-HM1RV
- JPS3-HM1RV/Q
- MBR1050
- MIMXRT8051DVJ5A
- MIMXRT8051DVL4A
- MIMXRT8051DVL5A
- PHG.2K.275.CTLK11
- PHG.2K.810.CLLC71Z
- WJFT2-HB1-R/Q
- WJFT2-HB1-V
- WJFT2-HB1-V/Q
- WJFT2-HB2-B
- WJFT2-HB2-B/Q
- WJFT2-HB2-C
- WJFT2-HB2-C/Q
- WJFT2-HB2-R
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96