位置:MIMX9101CVXXCAA > MIMX9101CVXXCAA详情
MIMX9101CVXXCAA中文资料
MIMX9101CVXXCAA数据手册规格书PDF详情
Features
One Cortex®-A55 processor operating at up to 1.4 GHz
•32 KB L1 Instruction Cache
•32 KB L1 Data Cache
•256 KB L2 cache
•Media Processing Engine (MPE) with Arm® Neon™ technology supporting the Advanced Single Instruction Multiple Data architecture
•Floating Point Unit (FPU) with support of the Arm® VFPv4-D16 architecture
Supports of 64-bit Arm® v8.2-A architecture
Parity/ECC protection on L1 cache, L2 cache, and TLB RAMs
•Standard pixel formats commonly used in many camera input protocols
•Programmable resolutions up to 2K
•Image processing for:
—Supports one source of up to 2K horizontal resolution
—Supports pixel rate up to 200 Mpixel/s
•Image down scaling via decimation and bi-phase filtering
•Color space conversion
•Interlaced to progressive conversions
Boot ROM (256 KB) for Cortex®-A55
On-chip RAM (384 KB)
16-bit DRAM interface support at up to :
•LPDDR4 with inline ECC
Three Ultra Secure Digital Host Controller (uSDHC) interfaces:
•One eMMC 5.1 (8-bit) compliance with HS400 DDR signaling to support up to 400 MB/sec
•One SDXC (4-bit, no eMMC 5.1, with extended capacity)
•One SDIO (4-bit, SD/SDIO 3.01 compliance with 200 MHz SDR signaling and up to 100 MB/sec)
FlexSPI Flash with support for XIP (for Cortex®-A55 in low-power mode) and support for either one Octal SPI or Quad SPI FLASH device. It also supports both Serial NOR and Serial NAND flash using the FlexSPI.
General-purpose input/output (GPIO) modules with interrupt capability
Input/output multiplexing controller (IOMUXC) to provide centralized pad control
Temperature sensor with programmable trip points
Flexible power domain partitioning with internal power switches to support efficient power management
Trusted Resource Domain Controller (TRDC)
•Supports 16 domains
Arm® TrustZone® (TZ) architecture, including both TrustZone-A
On-chip RAM (OCRAM) secure region protection using OCRAM controller
EdgeLock® secure enclave
Battery Backed Security Module (BBSM)
•Secure Non-Volatile Storage (SNVS)
•Secure real-time clock (RTC)
Arm® CoreSight™ debug and trace technology
Embedded Trace FIFO (ETF) with 4 KB internal storage to provide trace buffering
Unified trace capability for single core Cortex®-A55
Cross Triggering Interface (CTI)
Support for 4-pin (JTAG) debug interface and SWD
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
恩XP |
18500 |
全新原厂原装现货!受权代理!可送样可提供技术支持! |
|||||
恩XP |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
|||
恩XP |
25+ |
原厂封装 |
11000 |
||||
恩XP |
25+ |
原厂封装 |
10280 |
||||
25+ |
NA |
15000 |
原装正品 渠道优势 有需要请联系 |
MIMX9101CVXXCAA 资料下载更多...
MIMX9101CVXXCAA 芯片相关型号
- DSC6351JI1DB-001.0000B
- DSC6351JI1DB-001.0000T
- DSC6351JI2DB-001.0000B
- DSC6351JI2DB-001.0000T
- DSC6352HI1DB-001.0000B
- DSC6352HI1DB-001.0000T
- MIMX9101DVXXCAA
- MIMX9111CVXXJAA
- MIMX9111CVXXJBA
- MIMX9111DVXXJAA
- MIMX9121CVVXCAA
- MIMX9121DVVXCAA
- MIMX9131CVVXJAA
- MIMX9131CVVXJBA
- MIMX9131DVVXJAA
- NT6XL128T64AC-S1
- NT6XL128T64AD-S1
- NT6XL128T64AG-S1
- NT6XL128T64AG-S2
- NT6XL128T64AK-S1
- NT6XL128T64BC-S1
- NT6XL128T64BD-S1
- NT6XL128T64BG-S1
- NT6XL128T64BG-S2
- NT6XL128T64BK-S1
- NT6XL128T64CC-S1
- NT6XL128T64CD-S1
- NT6XL128T64CG-S1
- NT6XL128T64CG-S2
- NT6XL128T64CK-S1
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
- P108
