位置:MCF52221 > MCF52221详情

MCF52221中文资料

厂家型号

MCF52221

文件大小

1395.57Kbytes

页面数量

55

功能描述

MCF52223 ColdFire Microcontroller

ColdFire Microcontroller

数据手册

下载地址一下载地址二到原厂下载

生产厂商

NXP Semiconductors

简称

nxp恩智浦

中文名称

恩智浦半导体公司官网

MCF52221数据手册规格书PDF详情

Features

Feature Overview

The MCF52223 family includes the following features:

• Version 2 ColdFire variable-length RISC processor core

— Static operation

— 32-bit address and data paths on-chip

— Up to 80 MHz processor core frequency

— Sixteen general-purpose, 32-bit data and address registers

— Implements ColdFire ISA_A with extensions to support the user stack pointer register and four new instructions

for improved bit processing (ISA_A+)

— Multiply-Accumulate (MAC) unit with 32-bit accumulator to support 1616  32 or 3232  32 operations

— Illegal instruction decode that allows for 68-Kbyte emulation support

• System debug support

— Real-time trace for determining dynamic execution path

— Background debug mode (BDM) for in-circuit debugging (DEBUG_B+)

— Real-time debug support, with six hardware breakpoints (4 PC, 1 address and 1 data) configurable into a 1- or

2-level trigger

• On-chip memories

— 32-Kbyte dual-ported SRAM on CPU internal bus, supporting core and DMA access with standby power supply

support

— 256 Kbytes of interleaved flash memory supporting 2-1-1-1 accesses

• Power management

— Fully static operation with processor sleep and whole chip stop modes

— Rapid response to interrupts from the low-power sleep mode (wake-up feature)

— Clock enable/disable for each peripheral when not used

— Software controlled disable of external clock output for low-power consumption

• Universal Serial Bus On-The-Go (USB OTG) dual-mode host and device controller

— Full-speed / low-speed host controller

— USB 1.1 and 2.0 compliant full-speed / low speed device controller

— 16 bidirectional end points

— DMA or FIFO data stream interfaces

— Low power consumption

— OTG protocol logic

• Three universal asynchronous/synchronous receiver transmitters (UARTs)

— 16-bit divider for clock generation

— Interrupt control logic with maskable interrupts

— DMA support

— Data formats can be 5, 6, 7 or 8 bits with even, odd, or no parity

— Up to two stop bits in 1/16 increments

— Error-detection capabilities

— Modem support includes request-to-send (RTS) and clear-to-send (CTS) lines for two UARTs

— Transmit and receive FIFO buffers

• I2C module

— Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads

— Fully compatible with industry-standard I2C bus

— Master and slave modes support multiple masters

— Automatic interrupt generation with programmable level

• Queued serial peripheral interface (QSPI)

— Full-duplex, three-wire synchronous transfers

— Up to four chip selects available

— Master mode operation only

— Programmable bit rates up to half the CPU clock frequency

— Up to 16 pre-programmed transfers

• Fast analog-to-digital converter (ADC)

— Eight analog input channels

— 12-bit resolution

— Minimum 1.125 s conversion time

— Simultaneous sampling of two channels for motor control applications

— Single-scan or continuous operation

— Optional interrupts on conversion complete, zero crossing (sign change), or under/over low/high limit

— Unused analog channels can be used as digital I/O

• Four 32-bit timers with DMA support

— 12.5 ns resolution at 80 MHz

— Programmable sources for clock input, including an external clock option

— Programmable prescaler

— Input capture capability with programmable trigger edge on input pin

— Output compare with programmable mode for the output pin

— Free run and restart modes

— Maskable interrupts on input capture or output compare

— DMA trigger capability on input capture or output compare

• Four-channel general purpose timer

— 16-bit architecture

— Programmable prescaler

— Output pulse-widths variable from microseconds to seconds

— Single 16-bit input pulse accumulator

— Toggle-on-overflow feature for pulse-width modulator (PWM) generation

— One dual-mode pulse accumulation channel

• Pulse-width modulation timer

— Operates as eight channels with 8-bit resolution or four channels with 16-bit resolution

— Programmable period and duty cycle

— Programmable enable/disable for each channel

— Software selectable polarity for each channel

— Period and duty cycle are double buffered. Change takes effect when the end of the current period is reached

(PWM counter reaches zero) or when the channel is disabled.

— Programmable center or left aligned outputs on individual channels

— Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies

— Emergency shutdown

• Two periodic interrupt timers (PITs)

— 16-bit counter

— Selectable as free running or count down

• Real-Time Clock (RTC)

— Maintains system time-of-day clock

— Provides stopwatch and alarm interrupt functions

• Software watchdog timer

— 32-bit counter

— Low-power mode support

• Clock generation features

— Crystal, on-chip trimmed relaxation oscillator, or external oscillator reference options

— Trimmed relaxation oscillator

— Pre-divider capable of dividing the clock source frequency into the PLL reference frequency range

— System can be clocked from PLL or directly from crystal oscillator or relaxation oscillator

— Low power modes supported

— 2n (0  n  15) low-power divider for extremely low frequency operation

• Interrupt controller

— Uniquely programmable vectors for all interrupt sources

— Fully programmable level and priority for all peripheral interrupt sources

— Seven external interrupt signals with fixed level and priority

— Unique vector number for each interrupt source

— Ability to mask any individual interrupt source or all interrupt sources (global mask-all)

— Support for hardware and software interrupt acknowledge (IACK) cycles

— Combinatorial path to provide wake-up from low-power modes

• DMA controller

— Four fully programmable channels

— Dual-address transfer support with 8-, 16-, and 32-bit data capability, along with support for 16-byte (432-bit)

burst transfers

— Source/destination address pointers that can increment or remain constant

— 24-bit byte transfer counter per channel

— Auto-alignment transfers supported for efficient block movement

— Bursting and cycle-steal support

— Software-programmable DMA requests for the UARTs (3) and 32-bit timers (4)

• Reset

— Separate reset in and reset out signals

— Seven sources of reset:

– Power-on reset (POR)

– External

– Software

– Watchdog

– Loss of clock

– Loss of lock

– Low-voltage detection (LVD)

— Status flag indication of source of last reset

• Chip configuration module (CCM)

— System configuration during reset

— Selects one of six clock modes

— Configures output pad drive strength

— Unique part identification number and part revision number

• General purpose I/O interface

— Up to 56 bits of general purpose I/O

— Bit manipulation supported via set/clear functions

— Programmable drive strengths

— Unused peripheral pins may be used as extra GPIO

• JTAG support for system level board testing

MCF52221产品属性

  • 类型

    描述

  • 型号

    MCF52221

  • 制造商

    FREESCALE

  • 制造商全称

    Freescale Semiconductor, Inc

  • 功能描述

    ColdFire Microcontroller

更新时间:2025-5-14 11:35:00
供应商 型号 品牌 批号 封装 库存 备注 价格
NXP/恩智浦
24+
81-LBGA
25000
微控制器-MCU单片机中天科工-原装正品求真务实
NXP(恩智浦)
24+
MAPBGA-81
1076
深耕行业12年,可提供技术支持。
NXP
20+
BGA-81
1001
就找我吧!--邀您体验愉快问购元件!
NXP
21+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
NXP
23+
81MAPBGA
9000
原装正品,支持实单
NXP
22+
NA
1500
原装正品支持实单
NXP
23+
NA
6800
原装正品,力挺实单
NXP
两年内
NA
1120
实单价格可谈
NXP(恩智浦)
2447
LQFP-64(10x10)
31500
800个/托盘一级代理专营品牌!原装正品,优势现货,长
NXP USA Inc.
25+
81-LBGA
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证

MCF52221CAF80 价格

参考价格:¥42.7208

型号:MCF52221CAF80 品牌:Freescale 备注:这里有MCF52221多少钱,2025年最近7天走势,今日出价,今日竞价,MCF52221批发/采购报价,MCF52221行情走势销售排排榜,MCF52221报价。

nxp相关电路图

  • NYLENE
  • O2Micro
  • ODU
  • OENINDIA
  • OHHALLSENSOR
  • OHMITE
  • OKAYA
  • OKI
  • OLITECH
  • OMEGA
  • OMNETICS
  • OmniVision