位置:GTL1655DGG > GTL1655DGG详情
GTL1655DGG中文资料
GTL1655DGG数据手册规格书PDF详情
Description
The GTL1655 is a 16-bit bus transceiver that incorporates HIGH-drive
LOW-output-impedance (100 mA/12 W) with LVTTL-to-GTL/GTL+ and
GTL/GTL+-to-LVTTL logic level translation.
The device is configured as two 8-bit transceivers that share a common clock and a
master output enable pin, but also have individual latch timing and output enable
signals. D-type flip-flops and D-type latches enable three modes of data transfer;
Clocked, Latched, or Transparent. The GTL1655 provides the ideal interface between
cards operating at LVTTL levels and backplanes using GTL/GTL+ signal levels. The
combination of reduced output swing, reduced input threshold levels and configurable
edge control provides the higher speed operation of GTL/GTL+ backplanes.
The GTL1655 can be used at GTL (VTT = 1.2 V, VREF = 0.8 V) or GTL+ (VTT = 1.5 V,
VREF = 1.0 V) signalling levels. Port A and the control inputs are compliant with
LVTTL signal levels and are 5 V tolerant. Port B is designed to operate at GTL or
GTL+ signal levels, with VREF providing the reference voltage input.
The latch enable pins (nLEAB and nLEBA), the output enable pins (nOEAB, nOEBA)
and the clock pin (CP) are used to control the data flow through the two 8-bit
transceivers (n = 1 or 2). When nLEAB is set HIGH, the device will operate in the
transparent mode Port A to Port B. HIGH-to-LOW transitions of nLEAB will latch A
data independently of CP HIGH or LOW (latched mode). LOW-to-HIGH transitions of
CP will clock A data to the B port if nLEAB is LOW (clocked mode). Using the control
pins nLEBA, nOEBA and CP in the same way, data flow from Port B to Port A can be
controlled. The OE pin can be used to disable all of the I/O pins.
To optimize signal integrity, the GTL1655 features an adjustable edge rate control
(VERC). By adjusting VERC between GND and VCC, a designer can adjust the Port B
edge rate to suit an application’s load conditions.
The GTL1655 permits true live insertion capability by incorporating:
• BIAS VCC, to pre-charge outputs and avoid disturbing active data during card
insertion.
• Ioff to disable current flow through powered-off I/Os.
• Power-up 3-state, which ensures outputs are high-impedance during power-up,
thus preventing bus contention issues. Once VCC is above 1.5 V, the power-up
3-state circuit relinquishes control of the outputs to the OE pin. To ensure the
outputs remain 3-state, the OE pin should be tied to VCC via a pull-up resistor.
Features
- Combination of D-type latches and D-type flip-flops for transceiver operation in
clocked, latched or transparent mode
- Logic level translation between LVTTL and GTL/GTL+ signals
- HIGH-drive LOW-output-impedance (100 mA/12 W) on Port B
- Configurable rise and fall times on Port B
- Supports live insertion (Ioff, Power-up 3-state, and BIAS VCC)
- Bus Hold on Port A inputs
- Over voltage tolerance on Port A
- Minimized switching noise through use of distributed VCC and GND pins
- Available in TSSOP64 package
- Industrial temperature range (-40 °C to +85 °C)
- ESD protection
- HBM EIA/JESD22-A114-A exceeds 2000 V
- CDM EIA/JESD22-C101 exceeds 1000 V
- Latch-up EIA/JEDS78 exceeds 200 mA
GTL1655DGG产品属性
- 类型
描述
- 型号
GTL1655DGG
- 功能描述
总线收发器 16-BIT LVTTL TO GTL UBT(3-S)
- RoHS
否
- 制造商
Fairchild Semiconductor
- 逻辑类型
CMOS
- 逻辑系列
74VCX
- 每芯片的通道数量
16
- 输入电平
CMOS
- 输出电平
CMOS
- 输出类型
3-State
- 高电平输出电流
- 24 mA
- 低电平输出电流
24 mA
- 传播延迟时间
6.2 ns
- 电源电压-最大
2.7 V, 3.6 V
- 电源电压-最小
1.65 V, 2.3 V
- 最大工作温度
+ 85 C
- 封装/箱体
TSSOP-48
- 封装
Reel
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
恩XP |
11+ |
SSOP |
3762 |
||||
恩XP |
25+ |
TSSOP64 |
12552 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
恩XP |
18+ |
TSSOP64 |
85600 |
保证进口原装可开17%增值税发票 |
|||
恩XP |
20+ |
SSOP |
11520 |
特价全新原装公司现货 |
|||
恩XP |
0903+ |
TSSOP64 |
605 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
|||
恩XP |
25+ |
SOT646 |
188600 |
全新原厂原装正品现货 欢迎咨询 |
|||
恩XP |
23+ |
TSSOP64 |
8736 |
全新原装正品现货,支持订货 |
|||
恩XP |
24+ |
SOT646 |
6700 |
只做原装正品现货 欢迎来电查询15919825718 |
|||
恩XP |
23+24 |
TSSOP |
8230 |
原包原标签100%进口原装可开13%税 |
|||
恩XP |
原厂封装 |
9800 |
原装进口公司现货假一赔百 |
GTL1655DGG 资料下载更多...
GTL1655DGG 芯片相关型号
- 1960004574T001
- 749020112B
- 8SLVD1204-33NLGI/W
- 8SLVD1204-33NLGI8
- GTC030SB20-22S
- GTH6053RD3
- GTH8048RD1
- GTH8048ZA2
- GTL1655
- GUC11
- GUDN102
- GUDN104
- GUDN104.002100
- GUDN106
- GUDN108
- GUDN112
- GUDN116
- GUDN124
- GUDN202
- GUDN204
- GUDN206
- GUDN206.002100
- GUDN208
- T45ICIW
- T45OCIW
- T45TD
- T45TIW
- T45TRI
- T491X106M050ZT
- T496D227K006CT631B
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
