位置:EMPPC602-FX-0XX > EMPPC602-FX-0XX详情
EMPPC602-FX-0XX中文资料
EMPPC602-FX-0XX数据手册规格书PDF详情
Features
This section describes details of the 602 implementation of the PowerPC architecture. Major features of the
602 are as follows:
• High-performance, superscalar microprocessor
— As many as two instructions are fetched from the instruction queue per clock
— One instruction can be issued and one retired per clock
— As many as four instructions in execution per clock
— Single-cycle execution for most instructions
• Four independent execution units and two register files
— BPU performs architecturally-defined static branch prediction
— A 32-bit IU
— Fully IEEE 754-compliant FPU for single-precision operations
— Emulation support for double-precision operations
— An implementation of the non-IEEE floating-point mode
— Thirty-two 32-bit general-purpose registers (GPRs) for integer operands
— Thirty-two 32-bit floating-point registers (FPRs) for single-precision operands
— LSU for data transfer between data cache and GPRs and FPRs
• Instruction pipelining and split cache organization
— Zero-cycle branch capability (branch folding)
— Programmable static branch prediction on unresolved conditional branches
— BPU that performs CR lookahead operations
— Instruction fetch unit capable of fetching two instructions per clock from the instruction cache
(one of which is a branch instruction)
— A four-entry instruction queue that provides lookahead capability
— Independent pipelines with feed-forwarding that reduces data dependencies in hardware
— 4-Kbyte data cache—two-way set-associative, physically addressed; LRU replacement
algorithm
— 4-Kbyte instruction cache—two-way set-associative, physically addressed; LRU replacement
algorithm
— Cache write-back or write-through operation programmable on a per page or per block basis
• Memory managament features
— Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte
segment size
— A 32-entry, two-way set-associative ITLB
— A 32-entry, two-way set-associative DTLB
— Four-entry data and instruction BAT arrays providing 128-Kbyte to 256-Mbyte blocks
— Software table search operations and updates supported through fast trap mechanism
— 52-bit virtual address; 32-bit physical address
— Optional configuration of the TLBs that offers protection for up to 4-Mbytes of memory per
TLB, but no effective address translation
• Facilities for enhanced system performance
— A 64-bit (address and data multiplexed) external data bus with burst transfers
— Support for injected snoops by other devices during ownership of bus tenure
— Ability to broadcast a line-fill address, during the address tenure of a writeback transaction on
the bus
• Integrated power management
— Low-power 3.3-volt design
— Internal processor/bus clock multiplier that provides 2/1 and 3/1 ratios
— Three static power-saving modes—doze, nap, and sleep
— Automatic dynamic power reduction when internal functional units are idle
• Data bus externally selectable as either 32 or 64 bits
• In-system testability and debugging features through JTAG port
• Three power saving modes
— Doze—All the functional units of the 602 are disabled except for the time base/decrementer
registers and the bus snooping logic. When the processor is in doze mode, an external
asynchronous interrupt, a system management interrupt, a decrementer exception, a hard or soft
reset, or machine check brings the 602 into the full-power state. The 602 in doze mode
maintains the PLL in a fully-powered state and locked to the system external clock input
(SYSCLK) so a transition to the full-power state takes only a few processor clock cycles.
— Nap—The nap mode further reduces power consumption by disabling bus snooping, leaving
only the time base register and the PLL in a powered state. The 602 returns to the full-power
state upon receipt of an external asynchronous interrupt, a system management interrupt, a
decrementer exception, a hard or soft reset, or a machine check input (MCP). A return to fullpower
state from a nap state takes only a few processor clock cycles.
— Sleep—Sleep mode reduces power consumption to a minimum by disabling all internal
functional units, after which external system logic may disable the PLL and SYSCLK.
Returning the 602 to the full-power state requires the enabling of the PLL and SYSCLK,
followed by the assertion of an external asynchronous interrupt, a system management
interrupt, a hard or soft reset, or a machine check input (MCP) signal after the time required to
relock the PLL
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
IBM |
06+ |
TSOP |
1000 |
全新原装 绝对有货 |
|||
IBM |
24+ |
TSOP |
1400 |
||||
IBM |
TSOP |
68500 |
一级代理 原装正品假一罚十价格优势长期供货 |
||||
IBM |
22+ |
BGA |
2000 |
进口原装!现货库存 |
|||
IBM |
23+ |
BGA |
8560 |
受权代理!全新原装现货特价热卖! |
|||
IBM |
23+ |
BGA |
10000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
|||
IBM |
/ |
BGA |
154 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
|||
IBM |
23+ |
BGA |
154 |
全新原装正品现货,支持订货 |
|||
IBM |
16+ |
BGA |
2500 |
进口原装现货/价格优势! |
|||
IBM |
23+ |
BGAQFP |
8659 |
原装公司现货!原装正品价格优势. |
EMPPC602-FX-0XX 资料下载更多...
EMPPC602-FX-0XX 芯片相关型号
- 357-034-557-102
- 357-034-557-103
- 357-034-557-104
- 357-034-557-107
- 357-034-557-108
- 357-034-557-112
- 357-034-557-158
- 357-034-557-168
- 357-034-557-178
- EM783
- EM783-MC3
- EM783-MC6
- EM783-SC
- EM783-SP
- EM783-TP
- FSFLK
- FSFLK_DS
- HP31J103MCAS5WPEC
- HP31J103MCZS6WPEC
- HP31J152MCXS2WPEC
- HP31J153MCAS7WPEC
- HP31J222MCXS3WPEC
- HP31J222MCYS2WPEC
- HP31J332MCXS4WPEC
- HP31J332MCYS3WPEC
- HP31J332MCZS2WPEC
- HP31J682MCAS3WPEC
- HP31J682MCYS7WPEC
- HP31J682MCZS4WPEC
- HP31V332MCXS2WPEC
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
