位置:DSP56305UMSLASHD > DSP56305UMSLASHD详情

DSP56305UMSLASHD中文资料

厂家型号

DSP56305UMSLASHD

文件大小

2865.54Kbytes

页面数量

120

功能描述

24-Bit Digital Signal Processor

数据手册

下载地址一下载地址二到原厂下载

生产厂商

恩XP

DSP56305UMSLASHD数据手册规格书PDF详情

Features

High-Performance DSP56300 Core

• 80/100 million instructions per second (MIPS) with a 80/100 MHz clock at 3.0–3.6 V

• Object code compatible with the DSP56000 core with highly parallel instruction set

• Data Arithmetic Logic Unit (Data ALU) with fully pipelined 24 ´ 24-bit parallel

Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream

generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under

software control

• Program Control Unit (PCU) with Position Independent Code (PIC) support, addressing modes

optimized for DSP applications (including immediate offsets), on-chip instruction cache controller,

on-chip memory-expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts

• Direct Memory Access (DMA) with six DMA channels supporting internal and external accesses;

one-, two-, and three-dimensional transfers (including circular buffering); end-of-block-transfer

interrupts; and triggering from interrupt lines and all peripherals

• Phase Lock Loop (PLL) allows change of low-power Divide Factor (DF) without loss of lock and

output clock with skew elimination

• Hardware debugging support including On-Chip Emulation (OnCEÔ) module, Joint Test Action

Group (JTAG) Test Access Port (TAP)

On-Chip Coprocessors

• The Filter Coprocessor (FCOP) implements a wide variety of convolution and correlation filtering

algorithms. In GSM applications, the FCOP cross-correlates between the received training sequence

and a known midamble sequence to estimate the channel impulse response, and then performs match

filtering of received data symbols using coefficients derived from that estimated channel.

• The Viterbi Coprocessor (VCOP) implements a Maximum Likelihood Sequential Estimation (MLSE)

algorithm for channel decoding and equalization (uplink) and channel convolution coding (downlink).

The VCOP supports constraint lengths (k) of 4, 5, 6, or 7 with number of states 8, 16, 32, or 64,

respectively; code rates of 1/2, 1/3, 1/4, or 1/6; and trace-back Trellis depth of 36.

• The Cyclic-code Coprocessor (CCOP) executes cyclic code calculations for data ciphering and

deciphering, as well as parity code generation and check. The CCOP is fully programmable and not

dedicated to a specific algorithm, but it is well suited for GSM A5.1 and A5.2 data ciphering

algorithms. The CCOP can generate mask sequences for data ciphering, and supports Fire encode and

decode for burst error correction, as well as generation of Cyclic Redundancy Code (CRC) syndrome

for any polynomial of any degree up to 48.

On-Chip Peripherals

• 32-bit parallel PCI/Universal Host Interface (HI32), PCI Rev. 2.1 compliant with glueless interface to

other DSP563xx buses or ISA interface requiring only 74LS45-style buffers

• Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters

(allows six-channel home theater)

• Serial communications interface (SCI) with baud rate generator

• Triple timer module

• Up to forty-two programmable general-purpose input/output (GPIO) pins, depending on which

peripherals are enabled

更新时间:2025-6-19 15:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
FREESCALE
2023+
全新原装
8700
原装现货
MOT
24+
QFP
214
FREESCALE
25+
BGA
1250
大量现货库存,提供一站式服务!
FREESCALE
1532+
QFP
5000
原装正品现货诚信经营,特价热卖!量大可订货!
MOTOROLA
2138+
QFP
8960
专营BGA,QFP原装现货,假一赔十
Freesca
23+
BGA
8560
受权代理!全新原装现货特价热卖!
MOT
2023+
BGA
50000
原装现货
FREESCALE
23+
NA
19960
只做进口原装,终端工厂免费送样
23+
QFP
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
FREESCAL
20+
QFP144
500
样品可出,优势库存欢迎实单

NXP相关芯片制造商

  • NYLENE
  • O2Micro
  • ODU
  • OENINDIA
  • OEP
  • OHHALLSENSOR
  • OHMITE
  • OKAYA
  • OKI
  • OLITECH
  • OMEGA
  • OMNETICS