位置:56800ERM > 56800ERM详情
56800ERM中文资料
56800ERM数据手册规格书PDF详情
56857 General Description
• 120 MIPS at 120MHz
• 40K x 16-bit Program SRAM
• 24K x 16-bit Data SRAM
• 1K x 16-bit Boot ROM
• Six (6) independent channels of DMA
• Two (2) Enhanced Synchronous Serial Interfaces
(ESSI)
• Two (2) Serial Communication Interfaces (SCI)
• Serial Port Interface (SPI)
• Four (4) dedicated GPIO
• 8-bit Parallel Host Interface
• General Purpose 16-bit Quad Timer
• JTAG/Enhanced On-Chip Emulation (OnCE™) for
unobtrusive, real-time debugging
• Computer Operating Properly (COP)/Watchdog Timer
• Time-of-Day (TOD)
• 100 LQFP package
• Up to 47 GPIO
1.1 56857 Features
1.1.1 Digital Signal Processing Core
• Efficient 16-bit engine with dual Harvard architecture
• 120 Million Instructions Per Second (MIPS) at 120MHz core frequency
• Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)
• Four (4) 36-bit accumulators including extension bits
• 16-bit bidirectional shifter
• Parallel instruction set with unique DSP addressing modes
• Hardware DO and REP loops
• Three (3) internal address buses
• Four (4) internal data buses
• Instruction set supports both DSP and controller functions
• Four (4) hardware interrupt levels
• Five (5) software interrupt levels
• Controller-style addressing modes and instructions for compact code
• Efficient C Compiler and local variable support
• Software subroutine and interrupt stack with depth limited only by memory
• JTAG/Enhanced OnCE debug programming interface
1.1.2 Memory
• Harvard architecture permits up to three (3) simultaneous accesses to program and data memory
• On-Chip Memory
— 40K × 16-bit Program RAM
— 24K × 16-bit Data RAM
— 1K × 16-bit Boot ROM
— Chip Select Logic used as dedicated GPIO
1.1.3 Peripheral Circuits for 56857
• General Purpose 16-bit Quad Timer*
• Two Serial Communication Interfaces (SCI)*
• Serial Peripheral Interface (SPI) Port*
• Two (2) Enhanced Synchronous Serial Interface (ESSI) modules*
• Computer Operating Properly (COP)/Watchdog Timer
• JTAG/Enhanced On-Chip Emulation (OnCE) for unobtrusive, real-time debugging
• Six (6) independent channels of DMA
• 8-bit Parallel Host Interface*
• Time of Day
• Up to 47 GPIO
* Each peripheral I/O can be used alternately as a General Purpose I/O if not needed
1.1.4 Energy Information
• Fabricated in high-density CMOS with 3.3V, TTL-compatible digital inputs
• Wait and Stop modes available
56800ERM产品属性
- 类型
描述
- 型号
56800ERM
- 制造商
FREESCALE
- 制造商全称
Freescale Semiconductor, Inc
- 功能描述
16-bit Digital Signal Controllers
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
24+ |
N/A |
60000 |
一级代理-主营优势-实惠价格-不悔选择 |
||||
Dialight |
25+ |
100 |
公司优势库存 热卖中!! |
||||
DIALIGHT |
25+ |
光电元件 |
982 |
就找我吧!--邀您体验愉快问购元件! |
|||
Dialight |
新 |
5 |
全新原装 货期两周 |
||||
Dialight |
2022+ |
1 |
全新原装 货期两周 |
||||
DIALIGHT |
24+ |
con |
10000 |
查现货到京北通宇商城 |
|||
DIALIGHT |
2447 |
SMD |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
56800ERM 资料下载更多...
56800ERM 芯片相关型号
- 557259
- 559723
- 559724
- 560-005-420-101
- 560-005-420-301
- 561J
- 561R1DF0D68
- 5648
- 5663
- 5663-BK
- 56800EFM
- 56800ERM
- 568-0101-123F
- 568-0101-132F
- 568-0101-212F
- 568-0101-222F
- 568-0101-223F
- 568-0101-232F
- 568-0101-233F
- 568-0101-237F
- 568-0101-293F
- 568-0101-312F
- 568-0101-321F
- 568-0101-322F
- 568-0101-323F
- 568-0101-332F
- UJ2-MIBH-4-SMT
- VFH2G562YE108
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
