位置:56800E > 56800E详情
56800E中文资料
56800E数据手册规格书PDF详情
Description
• 120 MIPS at 120MHz
• 6K x 16-bit Program SRAM
• 4K x 16-bit Data SRAM
• 1K x 16-bit Boot ROM
• 21 External Memory Address lines, 16 data lines and
four chip selects
• One (1) Serial Port Interface (SPI) or one (1) Improved
Synchronous Serial Interface (ISSI)
• One (1) Serial Communication Interface (SCI)
• Interrupt Controller
• General Purpose 16-bit Quad Timer
• JTAG/Enhanced On-Chip Emulation (OnCE™) for
unobtrusive, real-time debugging
• Computer Operating Properly (COP)/Watchdog Timer
• 81-pin MAPBGA package
• Up to 11 GPIO
1.1 Features
1.1.1Core
•Efficient 16-bit engine with dual Harvard architecture
•120 Million Instructions Per Second (MIPS) at 120MHz core frequency
•Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)
•Four (4) 36-bit accumulators including extension bits
•16-bit bidirectional shifter
•Parallel instruction set with unique DSP addressing modes
•Hardware DO and REP loops
•Three (3) internal address buses and one (1) external address bus
•Four (4) internal data buses and one (1) external data bus
•Instruction set supports both DSP and controller functions
•Four (4) hardware interrupt levels
•Five (5) software interrupt levels
•Controller-style addressing modes and instructions for compact code
•Efficient C Compiler and local variable support
•Software subroutine and interrupt stack with depth limited only by memory
•JTAG/Enhanced OnCE debug programming interface
1.1.2Memory
•Harvard architecture permits as many as three simultaneous accesses to program and data memory
•On-chip memory includes:
—6K × 16-bit Program SRAM
—4K × 16-bit Data SRAM
—1K × 16-bit Boot ROM
•21 External Memory Address lines, 16 data lines and four (4) programmable chip select signals
1.1.3Peripheral Circuits for DSP56852
•General Purpose 16-bit Quad Timer with two external pins*
•One (1) Serial Communication Interface (SCI)*
•One (1) Serial Port Interface (SPI) or one (1) Improved Synchronous Serial Interface (ISSI) module*
•Interrupt Controller
•Computer Operating Properly (COP)/Watchdog Timer
•JTAG/Enhanced On-Chip Emulation (EOnCE) for unobtrusive, real-time debugging
•81-pin MAPBGA package
•Up to 11 GPIO
* Each peripheral I/O can be used alternately as a General Purpose I/O if not needed
1.1.4Energy Information
•Fabricated in high-density CMOS with 3.3V, TTL-compatible digital inputs
•Wait and Stop modes available
56800E产品属性
- 类型
描述
- 型号
56800E
- 制造商
FREESCALE
- 制造商全称
Freescale Semiconductor, Inc
- 功能描述
16-bit Digital Signal Controllers
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
24+ |
N/A |
60000 |
一级代理-主营优势-实惠价格-不悔选择 |
||||
Dialight |
25+ |
100 |
公司优势库存 热卖中!! |
||||
DIALIGHT |
25+ |
光电元件 |
982 |
就找我吧!--邀您体验愉快问购元件! |
|||
Dialight |
新 |
5 |
全新原装 货期两周 |
||||
Dialight |
2022+ |
1 |
全新原装 货期两周 |
||||
DIALIGHT |
24+ |
con |
10000 |
查现货到京北通宇商城 |
|||
DIALIGHT |
2447 |
SMD |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
56800E 资料下载更多...
56800E 芯片相关型号
- 2PD2150
- 2SK4070
- 2SK4070-S15-AY
- 2SK4070-S27-AY
- 2SK4070-ZK-E1-AY
- 2SK4070-ZK-E2-AY
- 2SK4071
- 2SK4071-AZ
- 2SK4071-T-AZ
- 56800E
- 593D225X9050D
- 5KP28AE3
- 70V3569
- 8132.060100
- 8132.0601000
- 8132.060500
- 8132FO
- 8132FO.0601000
- 8132FO.060500
- HEF4052B-Q100
- HEF4052BT-Q100
- HEF4052BTT-Q100
- MIC-8303
- MIC-8304
- MIC-8312CFC
- MIC-8312CPC
- PBSS5240T
- WDK2.5
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
