位置:74HCT163DB > 74HCT163DB详情

74HCT163DB中文资料

厂家型号

74HCT163DB

文件大小

309.8Kbytes

页面数量

20

功能描述

Presettable synchronous 4-bit binary counter; synchronous reset

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

NEXPERIA

74HCT163DB数据手册规格书PDF详情

1. General description

The 74HC163; 74HCT163 is a synchronous presettable binary counter with an internal look-head

carry. Synchronous operation is provided by having all flip-flops clocked simultaneously on the

positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset to

a HIGH or LOW. A LOW at the parallel enable input (PE) disables the counting action. It causes

the data at the data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of

the clock. Preset takes place regardless of the levels at count enable inputs (CEP and CET). A

LOW at the master reset input (MR) sets Q0 to Q3 LOW after the next positive-going transition

on the clock input (CP). This action occurs regardless of the levels at input pins PE, CET and

CEP. This synchronous reset feature enables the designer to modify the maximum count with

only one external NAND gate. The look-ahead carry simplifies serial cascading of the counters.

Both CEP and CET must be HIGH to count. The CET input is fed forward to enable the terminal

count output (TC). The TC output thus enabled will produce a HIGH output pulse of a duration

approximately equal to a HIGH output of Q0. This pulse can be used to enable the next cascaded

stage. Inputs include clamp diodes. This enables the use of current limiting resistors to interface

inputs to voltages in excess of VCC.

The CP to TC propagation delay and CEP to CP set-up time determine the maximum clock

frequency for the cascaded counters according to the following formula:

2. Features and benefits

• Complies with JEDEC standard no. 7A

• Input levels:

• For 74HC163: CMOS level

• For 74HCT163: TTL level

• Synchronous counting and loading

• 2 count enable inputs for n-bit cascading

• Synchronous reset

• Positive-edge triggered clock

• ESD protection:

• HBM JESD22-A114F exceeds 2 000 V

• MM JESD22-A115-A exceeds 200 V

• Multiple package options

• Specified from -40 °C to +85 °C and -40 °C to +125 °C

更新时间:2025-12-2 15:12:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Nexperia(安世)
24+
SSOP16208mil
2317
只做原装,提供一站式配单服务,代工代料。BOM配单
NEXPERIA
25+
SSOP-16
2000
就找我吧!--邀您体验愉快问购元件!
Nexperia
25+
电联咨询
7800
公司现货,提供拆样技术支持
Nexperia(安世)
2021+
SSOP-16
499
Nexperia(安世)
24+
SSOP16208mil
2886
原装现货,免费供样,技术支持,原厂对接
Nexperia USA Inc.
24+
16-SSOP
56200
一级代理/放心采购
Nexperia USA Inc.
25+
16-SSOP(0.209 5.30mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
恩XP
22+
16SSOP
9000
原厂渠道,现货配单
恩XP
25+
SOT338
188600
全新原厂原装正品现货 欢迎咨询
24+
N/A
48000
一级代理-主营优势-实惠价格-不悔选择