位置:74HC191PW > 74HC191PW详情
74HC191PW中文资料
74HC191PW数据手册规格书PDF详情
1. General description
The 74HC191 is an asynchronously presettable 4-bit binary up/down counter. It contains four
master/slave flip-flops with internal gating and steering logic to provide asynchronous preset and
synchronous count-up and count-down operation. Asynchronous parallel load capability permits
the counter to be preset to any desired value. Information present on the parallel data inputs (D0
to D3) is loaded into the counter and appears on the outputs when the parallel load (PL) input is
LOW. This operation overrides the counting function. Counting is inhibited by a HIGH level on the
count enable (CE) input. When CE is LOW internal state changes are initiated synchronously by
the LOW-to-HIGH transition of the clock input. The up/down (U/D) input signal determines the
direction of counting as indicated in the function table. The CE input may go LOW when the clock is
in either state, however, the LOW-to-HIGH CE transition must occur only when the clock is HIGH.
Also, the U/D input should be changed only when either CE or CP is HIGH. Overflow/underflow
indications are provided by two types of outputs, the terminal count (TC) and ripple clock (RC).
The TC output is normally LOW and goes HIGH when a circuit reaches zero in the count-down
mode or reaches '15' in the count-up-mode. The TC output will remain HIGH until a state change
occurs, either by counting or presetting, or until U/D is changed. Do not use the TC output as a
clock signal because it is subject to decoding spikes. The TC signal is used internally to enable
the RC output. When TC is HIGH and CE is LOW, the RC output follows the clock pulse (CP). This
feature simplifies the design of multistage counters as shown in Fig. 5 and Fig. 6. In Fig. 5, each
RC output is used as the clock input to the next higher stage. It is only necessary to inhibit the
first stage to prevent counting in all stages, since a HIGH on CE inhibits the RC output pulse. The
timing skew between state changes in the first and last stages is represented by the cumulative
delay of the clock as it ripples through the preceding stages. This can be a disadvantage of this
configuration in some applications. Fig. 6 shows a method of causing state changes to occur
simultaneously in all stages. The RC outputs propagate the carry/borrow signals in ripple fashion
and all clock inputs are driven in parallel. In this configuration the duration of the clock LOW state
must be long enough to allow the negative-going edge of the carry/borrow signal to ripple through
to the last stage before the clock goes HIGH. Since the RC output of any package goes HIGH
shortly after its CP input goes HIGH there is no such restriction on the HIGH-state duration of the
clock. In Fig. 7, the configuration shown avoids ripple delays and their associated restrictions.
Combining the TC signals from all the preceding stages forms the CE input for a given stage. An
enable must be included in each carry gate in order to inhibit counting. The TC output of a given
stage it not affected by its own CE signal therefore the simple inhibit scheme of Fig. 5 and Fig. 6
does not apply. Inputs include clamp diodes. This enables the use of current limiting resistors to
interface inputs to voltages in excess of VCC.
2. Features and benefits
• Wide supply voltage range from 2.0 to 6.0 V
• CMOS low power dissipation
• High noise immunity
• Latch-up performance exceeds 100 mA per JESD 78 Class II Level B
• CMOS input levels
• Synchronous reversible counting
• Asynchronous parallel load
• Count enable control for synchronous expansion
• Single up/down control input
• Complies with JEDEC standards:
• JESD8C (2.7 V to 3.6 V)
• JESD7A (2.0 V to 6.0 V)
• ESD protection:
• HBM JESD22-A114F exceeds 2000 V
• MM JESD22-A115-A exceeds 200 V
• Specified from -40 °C to +85 °C and -40 °C to +125 °C
74HC191PW产品属性
- 类型
描述
- 型号
74HC191PW
- 功能描述
计数器移位寄存器 SYNC BIN U/D COUNTER
- RoHS
否
- 制造商
Texas Instruments
- 计数顺序
Serial to Serial/Parallel
- 电路数量
1
- 封装/箱体
SOIC-20 Wide
- 输入线路数量
1
- 输出类型
Open Drain
- 传播延迟时间
650 ns
- 最大工作温度
+ 125 C
- 最小工作温度
- 40 C
- 封装
Reel
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEXPERIA/安世 |
25+ |
SOT403-1 |
600000 |
NEXPERIA/安世全新特价74HC191PW即刻询购立享优惠#长期有排单订 |
|||
Nexperia(安世) |
24+ |
TSSOP16 |
2669 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
|||
NEXPERIA |
23+ |
TSSOP-16 |
532 |
全新原装正品现货,支持订货 |
|||
NEXPERIA/安世 |
2223+ |
TSSOP-16 |
26800 |
只做原装正品假一赔十为客户做到零风险 |
|||
NEXPERIA/安世 |
24+ |
原厂原封可拆样 |
65258 |
百分百原装现货,实单必成 |
|||
NEXPERIA/安世 |
25+ |
SOT403-1 |
48000 |
全新原装现货库存 |
|||
NEXPERIA |
25+ |
SSOP-16 |
2500 |
就找我吧!--邀您体验愉快问购元件! |
|||
NEXPERIA/安世 |
2447 |
SOT403 |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
|||
NEXPERIA/安世 |
2023+ |
TSSOP-16 |
8635 |
一级代理优势现货,全新正品直营店 |
|||
NEXPERIA/安世 |
2023+ |
SOT403-1 |
48000 |
AI智能識别、工業、汽車、醫療方案LPC批量及配套一站 |
74HC191PW 资料下载更多...
74HC191PW 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105