位置:74HC163PW > 74HC163PW详情

74HC163PW中文资料

厂家型号

74HC163PW

文件大小

309.8Kbytes

页面数量

20

功能描述

Presettable synchronous 4-bit binary counter; synchronous reset

计数器移位寄存器 SYNC 4-BIT BINARY

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

NEXPERIA

74HC163PW数据手册规格书PDF详情

1. General description

The 74HC163; 74HCT163 is a synchronous presettable binary counter with an internal look-head

carry. Synchronous operation is provided by having all flip-flops clocked simultaneously on the

positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset to

a HIGH or LOW. A LOW at the parallel enable input (PE) disables the counting action. It causes

the data at the data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of

the clock. Preset takes place regardless of the levels at count enable inputs (CEP and CET). A

LOW at the master reset input (MR) sets Q0 to Q3 LOW after the next positive-going transition

on the clock input (CP). This action occurs regardless of the levels at input pins PE, CET and

CEP. This synchronous reset feature enables the designer to modify the maximum count with

only one external NAND gate. The look-ahead carry simplifies serial cascading of the counters.

Both CEP and CET must be HIGH to count. The CET input is fed forward to enable the terminal

count output (TC). The TC output thus enabled will produce a HIGH output pulse of a duration

approximately equal to a HIGH output of Q0. This pulse can be used to enable the next cascaded

stage. Inputs include clamp diodes. This enables the use of current limiting resistors to interface

inputs to voltages in excess of VCC.

The CP to TC propagation delay and CEP to CP set-up time determine the maximum clock

frequency for the cascaded counters according to the following formula:

2. Features and benefits

• Complies with JEDEC standard no. 7A

• Input levels:

• For 74HC163: CMOS level

• For 74HCT163: TTL level

• Synchronous counting and loading

• 2 count enable inputs for n-bit cascading

• Synchronous reset

• Positive-edge triggered clock

• ESD protection:

• HBM JESD22-A114F exceeds 2 000 V

• MM JESD22-A115-A exceeds 200 V

• Multiple package options

• Specified from -40 °C to +85 °C and -40 °C to +125 °C

74HC163PW产品属性

  • 类型

    描述

  • 型号

    74HC163PW

  • 功能描述

    计数器移位寄存器 SYNC 4-BIT BINARY

  • RoHS

  • 制造商

    Texas Instruments

  • 计数顺序

    Serial to Serial/Parallel

  • 电路数量

    1

  • 封装/箱体

    SOIC-20 Wide

  • 输入线路数量

    1

  • 输出类型

    Open Drain

  • 传播延迟时间

    650 ns

  • 最大工作温度

    + 125 C

  • 最小工作温度

    - 40 C

  • 封装

    Reel

更新时间:2025-11-24 18:57:00
供应商 型号 品牌 批号 封装 库存 备注 价格
NEXPERIA/安世
25+
SOT403-1
600000
NEXPERIA/安世全新特价74HC163PW-Q100J即刻询购立享优惠#长期有排单订
Nexperia(安世)
24+
TSSOP16
2669
只做原装,提供一站式配单服务,代工代料。BOM配单
NEXPERIA
25+
SSOP-16
2400
就找我吧!--邀您体验愉快问购元件!
NEXPERIA/安世
2447
SOT403
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
Nexperia
25+
电联咨询
7800
公司现货,提供拆样技术支持
NEXPERIA/安世
25+
SOT403-1
50000
全新原装现货库存
Nexperia(安世)
2021+
TSSOP-16
499
NEXPERIA/安世
2023+
SOT403-1
48000
AI智能識别、工業、汽車、醫療方案LPC批量及配套一站
Nexperia(安世)
24+
TSSOP16
3238
原装现货,免费供样,技术支持,原厂对接
NEXPERIA/安世
21+22+
SOT403-1
50000
原装现货 价格优势

74HC163PW,118 价格

参考价格:¥0.7791

型号:74HC163PW,118 品牌:NXP 备注:这里有74HC163PW多少钱,2025年最近7天走势,今日出价,今日竞价,74HC163PW批发/采购报价,74HC163PW行情走势销售排排榜,74HC163PW报价。