位置:74HC161 > 74HC161详情

74HC161中文资料

厂家型号

74HC161

文件大小

279.75Kbytes

页面数量

17

功能描述

Presettable synchronous 4-bit binary counter; asynchronous reset

Synchronous Up Counter

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

NEXPERIA

74HC161数据手册规格书PDF详情

1. General description

The 74HC161 is a synchronous presettable binary counter with an internal look-head carry.

Synchronous operation is provided by having all flip-flops clocked simultaneously on the positivegoing

edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset HIGH or LOW.

A LOW at the parallel enable input (PE) disables the counting action and causes the data at the

data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of the clock. Preset

takes place regardless of the levels at count enable inputs (CEP and CET). A LOW at the master

reset input (MR) sets Q0 to Q3 LOW regardless of the levels at input pins CP, PE, CET and CEP

(thus providing an asynchronous clear function). The look-ahead carry simplifies serial cascading

of the counters. Both CEP and CET must be HIGH to count. The CET input is fed forward to enable

the terminal count output (TC). The TC output thus enabled will produce a HIGH output pulse of a

duration approximately equal to a HIGH output of Q0. This pulse can be used to enable the next

cascaded stage. The maximum clock frequency for the cascaded counters is determined by the CP

to TC propagation delay and CEP to CP set-up time, according to the following formula:

Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to

voltages in excess of VCC.

2. Features and benefits

• Wide supply voltage range from 2.0 V to 6.0 V

• CMOS low power dissipation

• High noise immunity

• Latch-up performance exceeds 100 mA per JESD 78 Class II Level B

• Complies with JEDEC standards:

• JESD8C (2.7 V to 3.6 V)

• JESD7A (2.0 V to 6.0 V)

• CMOS input levels

• Synchronous counting and loading

• 2 count enable inputs for n-bit cascading

• Asynchronous reset

• Positive-edge triggered clock

• ESD protection:

• HBM JESD22-A114F exceeds 2000 V

• MM JESD22-A115-A exceeds 200 V

• Specified from -40 °C to +85 °C and -40 °C to +125 °C

74HC161产品属性

  • 类型

    描述

  • 型号

    74HC161

  • 功能描述

    Synchronous Up Counter

更新时间:2025-11-20 18:55:00
供应商 型号 品牌 批号 封装 库存 备注 价格
NEXPERIA/安世
25+
SOT338-1
600000
NEXPERIA/安世全新特价74HC161DB即刻询购立享优惠#长期有排单订
NEXPERIA/安世
23+
NA
9990
只有原装
Nexperia
24+
SO-16
30000
一级代理进口原装现货假一赔十
NEXPERIA
23+
SO16APRES
28611
只做原装,专为终端工厂服务,BOM全配。
NEXPERIA
24+
con
27
现货常备产品原装可到京北通宇商城查价格
NEXPERIA
24+
con
35960
查现货到京北通宇商城
Nexperia
2024
2500
全新、原装
Nexperia
25+
N/A
20000
NEXPERIA/安世
25+
SOT338-1
40000
全新原装现货库存
NEXPERIA/安世
22+
NA
5750
可订货 请确认

74HC161PW,118 价格

参考价格:¥0.5317

型号:74HC161PW,118 品牌:NXP 备注:这里有74HC161多少钱,2025年最近7天走势,今日出价,今日竞价,74HC161批发/采购报价,74HC161行情走势销售排排榜,74HC161报价。