位置:74ALVCH16652DGG > 74ALVCH16652DGG详情

74ALVCH16652DGG中文资料

厂家型号

74ALVCH16652DGG

文件大小

260.39Kbytes

页面数量

18

功能描述

16-bit transceiver/register with dual enable; 3-state

总线收发器 16-BIT SCVR/REG 3-S

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

NEXPERIA

74ALVCH16652DGG数据手册规格书PDF详情

1. General description

The 74ALVCH16652 consists of 16 non-inverting bus transceiver circuits with 3-state outputs, Dtype

flip-flops and control circuitry arranged for multiplexed transmission of data directly from the

data bus or from the internal storage registers.

Data on the ‘A’ or ‘B’, or both buses, will be stored in the internal registers, at the appropriate clock

inputs (nCPAB or nCPBA) regardless of the select inputs (nSAB and nSBA) or output enable

(nOEAB and nOEBA) control inputs.

Depending on the select inputs nSAB and nSBA data can directly go from input to output (real-time

mode) or data can be controlled by the clock (storage mode), when OE inputs permit this operating

mode.

The output enable inputs nOEAB and nOEBA determine the operation mode of the transceiver.

When nOEAB is LOW, no data transmission from nBn to nAn is possible and when nOEBA is

HIGH, no data transmission from nBn to nAn is possible.

When nSAB and nSBA are in the real-time transfer mode, it is also possible to store data without

using the internal D-type flip-flops by simultaneously enabling nOEAB and nOEBA. In this

configuration each output reinforces its input.

Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

2. Features and benefits

• Wide supply voltage range of 1.2 V to 3.6 V

• CMOS low power consumption

• Direct interface with TTL levels

• Current drive ±24 mA at VCC = 3.0 V.

• MULTIBYTE flow-through standard pin-out architecture

• Low inductance multiple VCC and GND pins for minimum noise and ground bounce

• All data inputs have bushold

• Output drive capability 50 Ω transmission lines at 85 °C

• Complies with JEDEC standards:

• JESD8-5 (2.3 V to 2.7 V)

• JESD8B/JESD36 (2.7 V to 3.6 V)

• ESD protection:

• HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V

• CDM JESD22-C101E exceeds 1000 V

74ALVCH16652DGG产品属性

  • 类型

    描述

  • 型号

    74ALVCH16652DGG

  • 功能描述

    总线收发器 16-BIT SCVR/REG 3-S

  • RoHS

  • 制造商

    Fairchild Semiconductor

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VCX

  • 每芯片的通道数量

    16

  • 输入电平

    CMOS

  • 输出电平

    CMOS

  • 输出类型

    3-State

  • 高电平输出电流

    - 24 mA

  • 低电平输出电流

    24 mA

  • 传播延迟时间

    6.2 ns

  • 电源电压-最大

    2.7 V, 3.6 V

  • 电源电压-最小

    1.65 V, 2.3 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2025-10-13 23:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Nexperia(安世)
24+
TSSOP566
2317
只做原装,提供一站式配单服务,代工代料。BOM配单
Nexperia(安世)
2021+
TSSOP-56
499
Nexperia(安世)
24+
TSSOP566
2886
原装现货,免费供样,技术支持,原厂对接
Nexperia USA Inc.
25+
56-TFSOP(0.240 6.10mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
24+
5000
公司存货
ph
24+
N/A
6980
原装现货,可开13%税票
PHI
01+
TSSOP/56
2000
原装现货海量库存欢迎咨询
ph
23+
NA
1051
专做原装正品,假一罚百!
PHI
2447
TSSOP
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
ph
24+
500000
行业低价,代理渠道