位置:74ALVCH16601DGG > 74ALVCH16601DGG详情

74ALVCH16601DGG中文资料

厂家型号

74ALVCH16601DGG

文件大小

231.89Kbytes

页面数量

15

功能描述

18-bit universal bus transceiver; 3-state

总线收发器 18-BIT UNIV BUS

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

NEXPERIA

74ALVCH16601DGG数据手册规格书PDF详情

1. General description

The 74ALVCH16601 is an 18-bit universal transceiver featuring non-inverting 3-state bus

compatible outputs in both send and receive directions. Data flow in each direction is controlled by

output enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock (CPAB and CPBA)

inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH.

When LEAB is LOW, the A data is latched if CPAB is held at a HIGH or LOW logic level. If LEAB is

LOW, the A-bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CPAB. When

OEAB is LOW, the outputs are active. When OEAB is HIGH, the outputs are in the high-impedance

state. The clocks can be controlled with the clock-enable inputs (CEBA and CEAB).

Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA and CPBA.

To ensure the high impedance state during power up or power down, OEBA and OEAB should

be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the

current-sinking/current-sourcing capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

2. Features and benefits

• CMOS low power consumption

• MultiByte flow-through standard pin-out architecture

• Low inductance multiple VCC and GND pins for minimum noise and ground bounce

• Direct interface with TTL levels

• Bus hold on data inputs

• Output drive capability 50 Ω transmission lines at 85 °C

• Current drive ±24 mA at 3.0 V

• Complies with JEDEC standards:

• JESD8-5 (2.3 V to 2.7 V)

• JESD8B/JESD36 (2.7 V to 3.6 V)

• ESD protection:

• HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V

• CDM JESD22-C101E exceeds 1000 V

74ALVCH16601DGG产品属性

  • 类型

    描述

  • 型号

    74ALVCH16601DGG

  • 功能描述

    总线收发器 18-BIT UNIV BUS

  • RoHS

  • 制造商

    Fairchild Semiconductor

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VCX

  • 每芯片的通道数量

    16

  • 输入电平

    CMOS

  • 输出电平

    CMOS

  • 输出类型

    3-State

  • 高电平输出电流

    - 24 mA

  • 低电平输出电流

    24 mA

  • 传播延迟时间

    6.2 ns

  • 电源电压-最大

    2.7 V, 3.6 V

  • 电源电压-最小

    1.65 V, 2.3 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2026-2-16 23:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Nexperia
25+
56-TSSOP
22412
正规渠道,免费送样。支持账期,BOM一站式配齐
NEXPERIA
25+
SSOP-56
1001
就找我吧!--邀您体验愉快问购元件!
Nexperia(安世)
2021+
TSSOP-56
499
Nexperia USA Inc.
24+
56-TSSOP
65300
一级代理/放心采购
Nexperia USA Inc.
24+25+
16500
全新原厂原装现货!受权代理!可送样可提供技术支持!
PHI
24+
TSSOP56
520
PHI
01+
TSSOP/56
520
原装现货海量库存欢迎咨询
恩XP
25+
DHVQFN-20
30000
原装正品公司现货,假一赔十!
恩XP
21+
DHVQFN-20
8080
只做原装,质量保证
恩XP
22+
56TSSOP
9000
原厂渠道,现货配单

74ALVCH16601DGG,11 价格

参考价格:¥4.8025

型号:74ALVCH16601DGG,11 品牌:NXP 备注:这里有74ALVCH16601DGG多少钱,2026年最近7天走势,今日出价,今日竞价,74ALVCH16601DGG批发/采购报价,74ALVCH16601DGG行情走势销售排排榜,74ALVCH16601DGG报价。