位置:74ALVCH16543 > 74ALVCH16543详情

74ALVCH16543中文资料

厂家型号

74ALVCH16543

文件大小

204.93Kbytes

页面数量

17

功能描述

16-bit D-type registered transceiver; 3-state

总线收发器 16-BIT LATCH XCVR 3-S

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

NEXPERIA

74ALVCH16543数据手册规格书PDF详情

1 General description

The 74ALVCH16543 is a dual octal registered transceiver. Each section contains two

sets of D-type latches for temporary storage of the data flow in either direction.

Separate latch enable (nLEAB, nLEBA) and output enable (nOEAB, nOEBA) inputs are

provided for each register to permit independent control in either direction of the data

flow.

The 74ALVCH16543 contains two sections each consisting of two sets of eight D-type

latches with separate inputs and controls for each set. For data flow from A to B,

for example, the A-to-B enable (nEAB) inputs must be LOW in order to enter

data from nA0 to nA7, or take data from nB0 to nB7, as indicated in the function

table. With nEAB LOW, a LOW signal on the A-to-B latch enable (nLEAB) input

makes the A-to-B latches transparent; a subsequent LOW-to-HIGH transition of the

nLEAB signal stores the A data into the latches. With nEAB and nOEAB both LOW,

the 3-state B output buffers are active and display the data present at the output of

the A latches. Similarly, the nEBA, nLEBA and nOEBA signals control the data flow

from B-to-A.

Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic

level.

2 Features and benefits

• CMOS low power consumption

• Direct interface with TTL levels

• MULTIBYTE flow-through standard pin-out architecture

• Back-to-back registers for storage

• Output drive capability 50 Ω transmission lines at 85 °C

• All data inputs have bushold

• Low inductance multiple VCC and GND pins for minimize noise and ground bounce

• Current drive ±24 mA at VCC = 3.0 V.

• 3-state non-inverting outputs for bus oriented applications

• Complies with JEDEC standards:

– JESD8-5 (2.3 V to 2.7 V)

– JESD8B/JESD36 (2.7 V to 3.6 V)

• ESD protection:

– HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V

– CDM JESD22-C101E exceeds 1000 V

74ALVCH16543产品属性

  • 类型

    描述

  • 型号

    74ALVCH16543

  • 功能描述

    总线收发器 16-BIT LATCH XCVR 3-S

  • RoHS

  • 制造商

    Fairchild Semiconductor

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VCX

  • 每芯片的通道数量

    16

  • 输入电平

    CMOS

  • 输出电平

    CMOS

  • 输出类型

    3-State

  • 高电平输出电流

    - 24 mA

  • 低电平输出电流

    24 mA

  • 传播延迟时间

    6.2 ns

  • 电源电压-最大

    2.7 V, 3.6 V

  • 电源电压-最小

    1.65 V, 2.3 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2026-2-15 9:38:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Nexperia
25+
TSSOP-56-6.1mm
7786
正规渠道,免费送样。支持账期,BOM一站式配齐
Nexperia USA Inc.
25+
56-TFSOP(0.240 6.10mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
NEXPERIA/安世
2447
SOT364-1
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
Nexperia(安世)
2021+
TSSOP-56
499
恩XP
24+
TSSOP
8000
只做自己库存,全新原装进口正品假一赔百,可开13%增
恩XP
25+
SSOP-56
1001
就找我吧!--邀您体验愉快问购元件!
IDT
24+
TSSOP56
2500
只做原装正品现货 欢迎来电查询15919825718
恩XP
24+
SO-14
10000
十年沉淀唯有原装
Rochester
25+
电联咨询
7800
公司现货,提供拆样技术支持
TI
25+
TSSOP/..
80
全新现货