位置:SN74LS74D > SN74LS74D详情
SN74LS74D中文资料
SN74LS74D数据手册规格书PDF详情
DUAL D-TYPE POSITIVE EDGE-TRIGGERED FLIP-FLOP
The SN54/74LS74A dual edge-triggered flip-flop utilizes Schottky TTL circuitry to produce high speed D-type flip-flops. Each flip-flop has individual clear and set inputs, and also complementary Q and Q outputs.
Information at input D is transferred to the Q output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the HIGH or the LOW level, the D input signal has no effect.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
MOTOROLA/摩托罗拉 |
22+ |
CDIP |
12245 |
现货,原厂原装假一罚十! |
|||
TI/德州仪器 |
25+ |
SOP |
12360 |
TI/德州仪器原装特价SN74LS74DR即刻询购立享优惠#长期有货 |
|||
TI/德州仪器 |
23+ |
SOP |
50000 |
原装正品 支持实单 |
|||
TI |
25+ |
SMD |
250 |
全新现货 |
|||
24+ |
DIP14 |
45 |
自己现货 |
||||
最新 |
2000 |
原装正品现货 |
|||||
PHI |
23+ |
DIP-14 |
3200 |
绝对全新原装!优势供货渠道!特价!请放心订购! |
|||
TI |
16+ |
DIP |
8 |
全新原装现货 |
|||
TI |
13+ |
DIP14 |
25 |
原装现货价格有优势量大可以发货 |
|||
TI |
25+ |
DIP |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
SN74LS74D 资料下载更多...
SN74LS74D 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105