位置:SN74LS113D > SN74LS113D详情
SN74LS113D中文资料
SN74LS113D数据手册规格书PDF详情
DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP
The SN54 /74LS113A offers individual J, K, set, and clock inputs. These monolithic dual flip-flops are designed so that when the clock goes HIGH, the inputs are enabled and data will be accepted. The logic level of the J and K inputs may be allowed to change when the clock pulse is HIGH and the bistable will perform according to the truth table as long as minimum setup times are observed. Input data is transferred to the outputs on the negative-going edge of the clock pulse.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
MOTOROLA |
DIP |
22+ |
6000 |
十年配单,只做原装 |
|||
MOTOROLA |
24+ |
7860 |
原装现货假一罚十 |
||||
MOTOROLA |
20+ |
DIP |
11520 |
特价全新原装公司现货 |
|||
MOTOROLA/摩托罗拉 |
23+ |
CDIP |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
|||
TI/德州仪器 |
22+ |
CDIP |
12245 |
现货,原厂原装假一罚十! |
|||
MOT |
23+ |
CDIP |
8560 |
受权代理!全新原装现货特价热卖! |
|||
24+ |
3000 |
自己现货 |
|||||
TI/FSC |
25+ |
DIP |
268 |
全新现货 |
|||
Texas Instruments(德州仪器) |
24+ |
- |
690000 |
代理渠道/支持实单/只做原装 |
|||
Rochester |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
SN74LS113D 资料下载更多...
SN74LS113D 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
- P108
