位置:SN54LS112J > SN54LS112J详情
SN54LS112J中文资料
SN54LS112J数据手册规格书PDF详情
The SN54 /74LS112A dual JKflip-flop features individual J, K, clock, and asynchronousset and clear inputs to each flip-flop. When the clock goes HIGH,the inputs are enabled and data will be accepted. The logic level of the Jand K inputs may be allowed to change when the clock pulse is HIGH and thebistable will perform according to the truth table as long as minimum set-up andhold time are observed. Input data is transferred to the outputs on the negative-going edge of the clock pulse.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
MOTOROLA/摩托罗拉 |
22+ |
CDIP |
12245 |
现货,原厂原装假一罚十! |
|||
TI/德州仪器 |
23+ |
DIP |
5500 |
主营品牌深圳百分百原装现货假一罚十绝对价优 |
|||
TI |
17+ |
DIP |
6200 |
100%原装正品现货 |
|||
TI |
DIP |
1200 |
正品原装--自家现货-实单可谈 |
||||
TI |
23+ |
CDIP? |
5000 |
原装正品,假一罚十 |
|||
24+ |
3000 |
自己现货 |
|||||
TI |
09+ |
DIP16 |
5500 |
原装无铅,优势热卖 |
|||
TI |
25+ |
CDIP16 |
2500 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
TI |
24+ |
DIP |
2015 |
进口原装正品优势供应 |
|||
TI |
24+ |
DIP |
30617 |
TI一级代理商原装进口现货 |
SN54LS112J 资料下载更多...
SN54LS112J 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105