位置:M2V64S30BTP-7 > M2V64S30BTP-7详情

M2V64S30BTP-7中文资料

厂家型号

M2V64S30BTP-7

文件大小

674.36Kbytes

页面数量

52

功能描述

64M bit Synchronous DRAM

数据手册

下载地址一下载地址二到原厂下载

生产厂商

MITSUBISHI

M2V64S30BTP-7数据手册规格书PDF详情

DESCRIPTION

The M2V64S20BTP is organized as 4-bank x 4194304-word x 4-bit, M2V64S30BTP is organized as 4-bank x 2097152-word x 8-bit, and M2V64S40BTP is organized as 4-bank x 1048576-word x 16-bit Synchronous DRAM with LVTTL interface. All inputs and outputs are referenced to the rising edge of CLK. The M2V64S20BTP, M2V64S30BTP, M2V64S40BTP achieve very high speed data rate up to 125MHz, and are suitable for main memory or graphic memory in computer systems.

FEATURES

- Single 3.3v ± 0.3v power supply

- Fully synchronous operation referenced to clock rising edge

- 4 bank operation controlled by BA0, BA1 (Bank Address)

- /CAS latency- 2/3 (programmable)

- Burst length- 1/2/4/8/Full Page (programmable)

- Burst type- sequential / interleave (programmable)

- Column access - random

- Burst Write / Single Write (programmable)

- Auto refresh and Self refresh

- 4096 refresh cycles /64ms

- Column address A0-A9 (x4), A0-A8(x8), A0-A7(x16)

- LVTTL Interface

- 400-mil, 54-pin Thin Small Outline Package (TSOP II) with 0.8mm lead pitch

- Clock frequency 125MHz /100MHz

- Auto precharge / All bank precharge controlled by A10

M2V64S30BTP-7产品属性

  • 类型

    描述

  • 型号

    M2V64S30BTP-7

  • 制造商

    MITSUBISHI

  • 制造商全称

    Mitsubishi Electric Semiconductor

  • 功能描述

    64M bit Synchronous DRAM

更新时间:2025-11-1 16:09:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Mitsubishi
2025+
TSOP-54
3550
全新原厂原装产品、公司现货销售
MITSUBISHI/三菱
24+
NA
990000
明嘉莱只做原装正品现货
MIT
20+
TSSOP
2860
原厂原装正品价格优惠公司现货欢迎查询
MIT
24+
TSSOP
200
MIT
2015+
SOP/DIP
19889
一级代理原装现货,特价热卖!
MIT
23+
TSOP-54
13000
原厂授权一级代理,专业海外优势订货,价格优势、品种
MITSUBIS
25+23+
TSSOP
34498
绝对原装正品全新进口深圳现货
MITSUBIS
23+
TSSOP
89630
当天发货全新原装现货
MIT
05+
原厂原装
4291
只做全新原装真实现货供应
MIT
2003+
TSOP-54
960
原装现货海量库存欢迎咨询