位置:MT48LC8M16A2TG-7ELIT > MT48LC8M16A2TG-7ELIT详情

MT48LC8M16A2TG-7ELIT中文资料

厂家型号

MT48LC8M16A2TG-7ELIT

文件大小

1844.31Kbytes

页面数量

59

功能描述

SYNCHRONOUS DRAM

数据手册

下载地址一下载地址二到原厂下载

生产厂商

MICRON

MT48LC8M16A2TG-7ELIT数据手册规格书PDF详情

General Description

The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-bit banks is organized as 4096 rows by 2048 columns by 4 bits. Each of the x8’s 33,554,432-bit banks is organized as 4096 rows by 1024 columns by 8 bits. Each of the x16’s 33,554,432-bit banks is organized as 4096 rows by 512 columns by 16 bits.

Read and write accesses to the SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA[1:0] select the bank; A[11:0] select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

The 128Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation.

The 128Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.

The devices offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access.

Features

• PC100- and PC133-compliant

• Fully synchronous; all signals registered on positive edge of system clock

• Internal, pipelined operation; column address can be changed every clock cycle

• Internal banks for hiding row access/precharge

• Programmable burst lengths (BL): 1, 2, 4, 8, or full page

• Auto precharge, includes concurrent auto precharge and auto refresh modes

• Auto refresh mode; standard and low power

– 64ms, 4096-cycle (industrial)

– 16ms, 4096-cycle refresh (automotive)

• LVTTL-compatible inputs and outputs

• Single 3.3V ±0.3V power supply

• AEC-Q100

• PPAP submission

• 8D response time

更新时间:2025-8-16 15:27:00
供应商 型号 品牌 批号 封装 库存 备注 价格
MICRON
24+
TSOP-54
4650
MICRON
24+
TSOP
35200
一级代理/放心采购
MICRON
2016+
TSOP-54
3000
只做原装,假一罚十,公司可开17%增值税发票!
MICRON
4
全新原装 货期两周
MICRON
2022
TSOP-54
3200
全新原装现货
MICRON
23+
TSSOP
50000
全新原装正品现货,支持订货
MICRON
2019+/2020+
TSOP54
7500
原装正品现货库存
MICRON
23+
TSOP54
8560
受权代理!全新原装现货特价热卖!
MIcron
26
公司优势库存 热卖中!!
MICRON
02+
TSOP-54
319
原装现货海量库存欢迎咨询