位置:MT48LC8M16A2 > MT48LC8M16A2详情

MT48LC8M16A2中文资料

厂家型号

MT48LC8M16A2

文件大小

1844.31Kbytes

页面数量

59

功能描述

SYNCHRONOUS DRAM

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

MICRON

MT48LC8M16A2数据手册规格书PDF详情

General Description

The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-bit banks is organized as 4096 rows by 2048 columns by 4 bits. Each of the x8’s 33,554,432-bit banks is organized as 4096 rows by 1024 columns by 8 bits. Each of the x16’s 33,554,432-bit banks is organized as 4096 rows by 512 columns by 16 bits.

Read and write accesses to the SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA[1:0] select the bank; A[11:0] select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

The 128Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation.

The 128Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.

The devices offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access.

Features

• PC100- and PC133-compliant

• Fully synchronous; all signals registered on positive edge of system clock

• Internal, pipelined operation; column address can be changed every clock cycle

• Internal banks for hiding row access/precharge

• Programmable burst lengths (BL): 1, 2, 4, 8, or full page

• Auto precharge, includes concurrent auto precharge and auto refresh modes

• Auto refresh mode; standard and low power

– 64ms, 4096-cycle (industrial)

– 16ms, 4096-cycle refresh (automotive)

• LVTTL-compatible inputs and outputs

• Single 3.3V ±0.3V power supply

• AEC-Q100

• PPAP submission

• 8D response time

MT48LC8M16A2产品属性

  • 类型

    描述

  • 型号

    MT48LC8M16A2

  • 制造商

    MICRON

  • 制造商全称

    Micron Technology

  • 功能描述

    SYNCHRONOUS DRAM

更新时间:2025-10-29 14:04:00
供应商 型号 品牌 批号 封装 库存 备注 价格
MICRON
24+
tsop-54
3000
进口原装公司现货库存,假一罚十!
MICRON
2016+
TSOP
5000
全新原装现货,只售原装,假一赔十!
MICRON
24+
TSOP54
8950
BOM配单专家,发货快,价格低
MICRON
23+
BGA54
1933
正规渠道,只有原装!
micron(镁光)
24+
标准封装
17148
全新原装正品/价格优惠/质量保障
MICRON/美光
23+
TSOP54
10810
原装现货欢迎查询库存变动长期可供应订货样品现货支
MICRON/镁光
23+
TSOP54
12500
专营美光原装现货
MICRON/美光
22+
TSOP54
9565
MICRON/美光
25+
原装
32000
MICRON/美光全新特价MT48LC8M16A2B4-6A即刻询购立享优惠#长期有货
MICRON/美光
25+
TSOP54
10000
就找我吧!--邀您体验愉快问购元件!

MT48LC8M16A2P-7EIT:LTR 价格

参考价格:¥36.2211

型号:MT48LC8M16A2P-7EIT:LTR 品牌:MICRON 备注:这里有MT48LC8M16A2多少钱,2025年最近7天走势,今日出价,今日竞价,MT48LC8M16A2批发/采购报价,MT48LC8M16A2行情走势销售排排榜,MT48LC8M16A2报价。

MT48LC8M16A2相关电子新闻