位置:SY100EL34ZCTR > SY100EL34ZCTR详情

SY100EL34ZCTR中文资料

厂家型号

SY100EL34ZCTR

文件大小

57.33Kbytes

页面数量

4

功能描述

5V/3.3V 첨2, 첨4, 첨8 CLOCK GENERATION CHIP

5V/3.3V ±2, ±4, ±8 CLOCK GENERATION CHIP

数据手册

下载地址一下载地址二到原厂下载

生产厂商

MICREL

SY100EL34ZCTR数据手册规格书PDF详情

DESCRIPTION

The SY10/100EL34/L are low skew ÷2, ÷4, ÷8 clock generation chips designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The devices can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01µF capacitor. The VBB output is designed to act as the switching reference for the input of the EL34/L under single-ended input conditions. As a result, this pin can only source/sink up to 0.5mA of current.

The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.

Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as for multiple EL34/Ls in a system.

FEATURES

■ 3.3V and 5V power supply options

■ 50ps output-to-output skew

■ Synchronous enable/disable

■ Master Reset for synchronization

■ Internal 75KΩ input pull-down resistors

■ Available in 16-pin SOIC package

SY100EL34ZCTR产品属性

  • 类型

    描述

  • 型号

    SY100EL34ZCTR

  • 制造商

    MICREL

  • 制造商全称

    Micrel Semiconductor

  • 功能描述

    5V/3.3V ±2, ±4, ±8 CLOCK GENERATION CHIP

更新时间:2025-10-11 15:04:00
供应商 型号 品牌 批号 封装 库存 备注 价格
MICREL
2024+
SOP
50000
原装现货
MICREL
24+
SOP16P
6868
原装现货,可开13%税票
MICREL
2025+
SOP16
3625
全新原厂原装产品、公司现货销售
MICREL
23+
SOP16
3628
原厂原装正品
MICREL/麦瑞
2526+
原厂封装
12500
15年芯片行业经验/只供原装正品:0755-83267371邹小姐
MICREL/麦瑞
2450+
SOP16
6540
只做原厂原装正品终端客户免费申请样品
MICREL/麦瑞
23+
SOP-16
50000
全新原装正品现货,支持订货
Microchip
22+
16SOIC
9000
原厂渠道,现货配单
MICROCHIP(美国微芯)
23+
SOP-16
7087
原装现货,免费送样,可开原型号税票。提供技术支持
MI
24+
原厂封装
65250
支持样品,原装现货,提供技术支持!