型号 功能描述 生产厂家 企业 LOGO 操作
MT48LC32M4A2TG

SYNCHRONOUS DRAM

Micron

美光

MT48LC32M4A2TG

SYNCHRONOUS DRAM

文件:4.137859 Mbytes Page:55 Pages

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

封装/外壳:54-TSOP(0.400",10.16mm 宽) 包装:托盘 描述:IC DRAM 128MBIT PAR 54TSOP II 集成电路(IC) 存储器

ETC

知名厂家

封装/外壳:54-TSOP(0.400",10.16mm 宽) 包装:托盘 描述:IC DRAM 128MBIT PAR 54TSOP II 集成电路(IC) 存储器

ETC

知名厂家

MT48LC32M4A2TG产品属性

  • 类型

    描述

  • 型号

    MT48LC32M4A2TG

  • 功能描述

    IC SDRAM 128MBIT 133MHZ 54TSOP

  • RoHS

  • 类别

    集成电路(IC) >> 存储器

  • 系列

    -

  • 标准包装

    1

  • 系列

    - 格式 -

  • 存储器

    RAM

  • 存储器类型

    SDRAM

  • 存储容量

    256M(8Mx32)

  • 速度

    143MHz

  • 接口

    并联

  • 电源电压

    3 V ~ 3.6 V

  • 工作温度

    -40°C ~ 85°C

  • 封装/外壳

    90-VFBGA

  • 供应商设备封装

    90-VFBGA(8x13)

  • 包装

    托盘

  • 其它名称

    Q2841869

更新时间:2025-9-27 11:30:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
MICRON
24+
TSOP
20000
全新原厂原装,进口正品现货,正规渠道可含税!!
MICRON
23+
TSOP
50000
只做原装正品
Micron Technology Inc.
25+
54-TSOP(0.400 10.16mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
MICRON
2016+
TSOP
6000
只做原装,假一罚十,公司可开17%增值税发票!
MICRON/美光
2447
TSOP-54
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
Micron
23+
54TSOP II
8000
只做原装现货
MICRON/美光
23+
TSOP
50000
全新原装正品现货,支持订货
Micron
25+
电联咨询
7800
公司现货,提供拆样技术支持
MICRON
24+
TSOP54
48000
特价特价100原装长期供货.
Micron
22+
54TSOP II
9000
原厂渠道,现货配单

MT48LC32M4A2TG数据表相关新闻