型号 功能描述 生产厂家 企业 LOGO 操作
MK2049-34SI

3.3 V Communications Clock PLL

Description The MK2049-34 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-34 generates T1, E1, T3, E3, ISDN, xDSL, and other communications frequencies. This allows for the generation of clocks freq

ICST

MK2049-34SI

3.3 VOLT COMMUNICATIONS CLOCK VCXO PLL

Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Fixed I/O phase relationship on all selections • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8

RENESAS

瑞萨

MK2049-34SI

3.3 V Communications Clock PLL

RENESAS

瑞萨

3.3 VOLT COMMUNICATIONS CLOCK VCXO PLL

Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Fixed I/O phase relationship on all selections • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8

RENESAS

瑞萨

3.3 V Communications Clock PLL

Description The MK2049-34 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-34 generates T1, E1, T3, E3, ISDN, xDSL, and other communications frequencies. This allows for the generation of clocks freq

ICST

3.3 V Communications Clock PLL

Description The MK2049-34 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-34 generates T1, E1, T3, E3, ISDN, xDSL, and other communications frequencies. This allows for the generation of clocks freq

ICST

3.3 VOLT COMMUNICATIONS CLOCK VCXO PLL

Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Fixed I/O phase relationship on all selections • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8

RENESAS

瑞萨

3.3 Volt Communications Clock VCXO PLL

Description The MK2049-34A is a VCXO Phased Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-34A generates T1, E1, T3, E3, ISDN, xDSL, and other communications frequencies. This allows for the generation of clo

ICST

3.3 Volt Communications Clock VCXO PLL

Description The MK2049-34A is a VCXO Phased Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-34A generates T1, E1, T3, E3, ISDN, xDSL, and other communications frequencies. This allows for the generation of clo

ICST

3.3 Volt Communications Clock VCXO PLL

Description The MK2049-34A is a VCXO Phased Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-34A generates T1, E1, T3, E3, ISDN, xDSL, and other communications frequencies. This allows for the generation of clo

ICST

MK2049-34SI产品属性

  • 类型

    描述

  • 型号

    MK2049-34SI

  • 制造商

    ICS

  • 制造商全称

    ICS

  • 功能描述

    3.3 V Communications Clock PLL

更新时间:2026-1-27 22:50:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
UCLOCK
23+
SOP20
20000
全新原装假一赔十
UCLOCK
00+
SOP20
2255
全新原装进口自己库存优势
MK
22+
SOP20
100000
代理渠道/只做原装/可含税
MK
2026+
SOP20
54658
百分百原装现货 实单必成
MICROCHIP
SOP20
68500
一级代理 原装正品假一罚十价格优势长期供货
MK2049-34SITR
25+
71
71
MICROCLOCK
24+
SOP
6980
原装现货,可开13%税票
ICS
25+23+
SOP-20
35357
绝对原装正品全新进口深圳现货
ICS
22+
SOIC20
3000
原装正品,支持实单
ICSI
2450+
SOIC20
6540
只做原厂原装正品终端客户免费申请样品

MK2049-34SI数据表相关新闻