MC74ACT377价格

参考价格:¥1.8944

型号:MC74ACT377DWG 品牌:ONSemi 备注:这里有MC74ACT377多少钱,2026年最近7天走势,今日出价,今日竞价,MC74ACT377批发/采购报价,MC74ACT377行情走势销售排行榜,MC74ACT377报价。
型号 功能描述 生产厂家 企业 LOGO 操作
MC74ACT377

Octal D Flip-Flop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

MC74ACT377

Octal D Flip?묯lop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

MC74ACT377

OCTAL D FLIP-FLOP WITH CLOCK ENABLE

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

MOTOROLA

摩托罗拉

MC74ACT377

OCTAL D FLIP-FLOP WITH CLOCK ENABLE

ETC

知名厂家

MC74ACT377

Octal D Flip-Flop with Clock Enable

ONSEMI

安森美半导体

Octal D Flip-Flop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D Flip-Flop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D Flip?묯lop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D Flip-Flop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

OCTAL D FLIP-FLOP WITH CLOCK ENABLE

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

MOTOROLA

摩托罗拉

Octal D Flip?묯lop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D Flip-Flop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D Flip?묯lop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D Flip?묯lop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D Flip-Flop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D Flip-Flop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D Flip?묯lop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D Flip?묯lop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D Flip?묯lop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D Flip-Flop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

OCTAL D FLIP-FLOP WITH CLOCK ENABLE

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

MOTOROLA

摩托罗拉

Octal D Flip?묯lop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

封装/外壳:20-SOIC(0.295",7.50mm 宽) 功能:标准 包装:管件 描述:IC FF D-TYPE SNGL 8BIT 20SOIC 集成电路(IC) 触发器

ONSEMI

安森美半导体

Octal D Flip-Flop with Clock Enable

文件:102.21 Kbytes Page:9 Pages

ONSEMI

安森美半导体

封装/外壳:20-SOIC(0.295",7.50mm 宽) 功能:标准 包装:卷带(TR) 描述:IC FF D-TYPE SNGL 8BIT 20SOIC 集成电路(IC) 触发器

ONSEMI

安森美半导体

Octal D Flip-Flop with Clock Enable

文件:102.21 Kbytes Page:9 Pages

ONSEMI

安森美半导体

Octal D Flip?묯lop with Clock Enable

The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time be

ONSEMI

安森美半导体

Octal D-Type Flip-Flop with Clock Enable

General Description The AC/ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one

FAIRCHILD

仙童半导体

Octal D-Type Flip-Flop with Clock Enable

General Description The AC/ACT377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one

FAIRCHILD

仙童半导体

Octal D-Type Flip-Flop with Clock Enable

文件:426.64 Kbytes Page:13 Pages

FAIRCHILD

仙童半导体

Octal D-Type Flip-Flop with Clock Enable

文件:426.64 Kbytes Page:13 Pages

FAIRCHILD

仙童半导体

MC74ACT377产品属性

  • 类型

    描述

  • 型号

    MC74ACT377

  • 制造商

    ONSEMI

  • 制造商全称

    ON Semiconductor

  • 功能描述

    Octal D Flip-Flop with Clock Enable

更新时间:2026-1-28 8:40:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
onsemi(安森美)
2021+
SOIC-20
499
ON
22+
SOP-20
3000
原装正品,支持实单
ON/安森美
2223+
SOP-20
26800
只做原装正品假一赔十为客户做到零风险
ON
18+
SOP7.2MM
85600
保证进口原装可开17%增值税发票
onsemi(安森美)
25+
SOP20300mil
1502
原装现货,免费供样,技术支持,原厂对接
ON
23+
SOP-20
8560
受权代理!全新原装现货特价热卖!
ONSEMI
两年内
N/A
19988
原装现货,实单价格可谈
ONSEMI
25+
N/A
11580
正规渠道,免费送样。支持账期,BOM一站式配齐
ONS
23+
NA
13650
原装正品,假一罚百!
MOTO
ROHS
56520
一级代理 原装正品假一罚十价格优势长期供货

MC74ACT377数据表相关新闻