型号 功能描述 生产厂家 企业 LOGO 操作
M74HC112TTR

DUAL J-K FLIP FLOP WITH PRESET AND CLEAR

文件:409.81 Kbytes Page:12 Pages

STMICROELECTRONICS

意法半导体

Dual JK flip-flop with set and reset; negative-edge trigger

1. General description The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate indepen

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

Philips

飞利浦

High Speed CMOS Logic

Features Output Drive Capability: 10 LSTTL Loads Bus Drive Capability: 15 LSTTL Loads Low Input Current: 1μA Outputs directly interface CMOS, NMOS and TTL Operating Voltage Range: 2V to 6V CMOS High Noise Immunity Function compatible with 74LS112.

SS

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

Philips

飞利浦

High Speed CMOS Logic

文件:683.61 Kbytes Page:6 Pages

SS

更新时间:2025-9-28 9:53:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
ST/意法
QQ咨询
CDIP
829
全新原装 研究所指定供货商
ST/意法
23+
SOP14-3.9MM
50000
全新原装正品现货,支持订货
ST
23+
SOP14
50000
全新原装正品现货,支持订货
ST/意法
23+
DIP14
13000
原厂授权一级代理,专业海外优势订货,价格优势、品种
STMicroelect
23+
14-DIP
65480
ST
2000
2300
公司优势库存 热卖中!
STMICROELECT
05+
原厂原装
4247
只做全新原装真实现货供应
SST
原厂封装
9800
原装进口公司现货假一赔百
SGS
22+
CDIP
12245
现货,原厂原装假一罚十!
ST
24+
DIP
36500
原装现货/放心购买

M74HC112TTR数据表相关新闻