位置:OR2T08A > OR2T08A详情

OR2T08A中文资料

厂家型号

OR2T08A

文件大小

3559.72Kbytes

页面数量

192

功能描述

Field-Programmable Gate Arrays

FPGA - 现场可编程门阵列 Use ECP/EC or XP

数据手册

下载地址一下载地址二到原厂下载

生产厂商

LATTICE

OR2T08A数据手册规格书PDF详情

Description

The ORCA Series 2 series of SRAM-based FPGAs are an enhanced version of the ATT2C/2T architecture. The latest ORCA series includes patented architectural enhancements that make functions faster and easier to design while conserving the use of PLCs and routing resources.

Features

■ High-performance, cost-effective, low-power 0.35 µm CMOS technology (OR2CxxA), 0.3 µm CMOS technology (OR2TxxA), and 0.25 µm CMOS technology (OR2TxxB), (four-input look-up table (LUT) delay less than 1.0 ns with -8 speed grade)

■ High density (up to 43,200 usable, logic-only gates; or 99,400 gates including RAM)

■ Up to 480 user I/Os (OR2TxxA and OR2TxxB I/Os are 5 V tolerant to allow interconnection to both 3.3 V and 5 V devices, selectable on a per-pin basis)

■ Four 16-bit look-up tables and four latches/flip-flops per PFU, nibble-oriented for implementing 4-, 8-, 16-, and/or 32-bit (or wider) bus structures

■ Eight 3-state buffers per PFU for on-chip bus structures

■ Fast, on-chip user SRAM has features to simplify RAM design and increase RAM speed:

— Asynchronous single port: 64 bits/PFU

— Synchronous single port: 64 bits/PFU

— Synchronous dual port: 32 bits/PFU

■ Improved ability to combine PFUs to create larger RAM structures using write-port enable and 3-state buffers

■ Fast, dense multipliers can be created with the multiplier mode (4 x 1 multiplier/PFU):

— 8 x 8 multiplier requires only 16 PFUs

— 30 increase in speed

■ Flip-flop/latch options to allow programmable priority of synchronous set/reset vs. clock enable

■ Enhanced cascadable nibble-wide data path capabilities for adders, subtractors, counters, multipliers, and comparators including internal fast-carry operation

■ Innovative, abundant, and hierarchical nibbleoriented routing resources that allow automatic use of internal gates for all device densities without sacrificing performance

■ Upward bit stream compatible with the ORCA ATT2Cxx/ ATT2Txx series of devices

■ Pinout-compatible with new ORCA Series 3 FPGAs

■ TTL or CMOS input levels programmable per pin for the OR2CxxA (5 V) devices

■ Individually programmable drive capability: 12 mA sink/6 mA source or 6 mA sink/3 mA source

■ Built-in boundary scan (IEEE*1149.1 JTAG) and 3-state all I/O pins, (TS_ALL) testability functions

■ Multiple configuration options, including simple, low pincount serial ROMs, and peripheral or JTAG modes for insystem programming (ISP)

■ Full PCI bus compliance for all devices

■ Supported by industry-standard CAE tools for design entry, synthesis, and simulation with ORCA Foundry Development System support (for back-end implementation)

■ New, added features (OR2TxxB) have:

— More I/O per package than the OR2TxxA family

— No dedicated 5 V supply (VDD5)

— Faster configuration speed (40 MHz)

— Pin selectable I/O clamping diodes provide 5V or 3.3V PCI compliance and 5V tolerance

— Full PCI bus compliance in both 5V and 3.3V PCI systems

* IEEE is a registered trademark of The Institute of Electrical and Electronics Engineers, Inc.

OR2T08A产品属性

  • 类型

    描述

  • 型号

    OR2T08A

  • 功能描述

    FPGA - 现场可编程门阵列 Use ECP/EC or XP

  • RoHS

  • 制造商

    Altera Corporation

  • 系列

    Cyclone V E

  • 逻辑块数量

    943 内嵌式块RAM -

  • EBR

    1956 kbit

  • 输入/输出端数量

    128

  • 最大工作频率

    800 MHz

  • 工作电源电压

    1.1 V

  • 最大工作温度

    + 70 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    FBGA-256

更新时间:2025-10-18 14:25:00
供应商 型号 品牌 批号 封装 库存 备注 价格
LATTICE(莱迪思)
24+
SQFP-208(28x28)
907
深耕行业12年,可提供技术支持。
LATTICE/莱迪斯
2023+
QFP208
2000
专注军工、汽车、医疗、工业等方案配套一站式服务
LATTICE
23+
QFP
30000
原装现货,假一赔十.
LATTICE
24+
QFP
35200
一级代理/放心采购
LATTICE
0025+
QFP160
96
一级代理,专注军工、汽车、医疗、工业、新能源、电力
LATTICE
23+
QFP
8560
受权代理!全新原装现货特价热卖!
LATTICE
24+
QFP208
21580
原装现货
LATTICE
原厂封装
9800
原装进口公司现货假一赔百
LATTICE(莱迪思)
20+
-
68
LATTICE/莱迪斯
25+
QFP208
880000
明嘉莱只做原装正品现货