位置:ISPLSI5512VE-125LB272 > ISPLSI5512VE-125LB272详情

ISPLSI5512VE-125LB272中文资料

厂家型号

ISPLSI5512VE-125LB272

文件大小

275.92Kbytes

页面数量

25

功能描述

In-System Programmable 3.3V SuperWIDE™ High Density PLD

CPLD - 复杂可编程逻辑器件

数据手册

下载地址一下载地址二到原厂下载

生产厂商

LATTICE

ISPLSI5512VE-125LB272数据手册规格书PDF详情

Features

• Second Generation SuperWIDE HIGH DENSITY

IN-SYSTEM PROGRAMMABLE LOGIC DEVICE

— 3.3V Power Supply

— User Selectable 3.3V/2.5V I/O

— 24000 PLD Gates / 512 Macrocells

— Up to 256 I/O Pins

— 512 Registers

— High-Speed Global Interconnect

— SuperWIDE Generic Logic Block (32 Macrocells) for

Optimum Performance

— SuperWIDE Input Gating (68 Inputs) for Fast

Counters, State Machines, Address Decoders, etc.

— PCB Efficient Ball Grid Array (BGA) Package Options

— Interfaces with Standard 5V TTL Devices

• HIGH PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 155 MHz Maximum Operating Frequency

— tpd = 6.5 ns Propagation Delay

— TTL/3.3V/2.5V Compatible Input Thresholds and

Output Levels

— Electrically Erasable and Reprogrammable

— Non-Volatile

— Programmable Speed/Power Logic Path Optimization

• IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-to-

Market, and Improved Product Quality

— Reprogram Soldered Devices for Faster Debugging

• 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND

3.3V IN-SYSTEM PROGRAMMABLE

• ARCHITECTURE FEATURES

— Enhanced Pin-Locking Architecture with Single-

Level Global Routing Pool and SuperWIDE GLBs

— Wrap Around Product Term Sharing Array Supports

up to 35 Product Terms Per Macrocell

— Macrocells Support Concurrent Combinatorial and

Registered Functions

— Macrocell Registers Feature Multiple Control

Options Including Set, Reset and Clock Enable

— Four Dedicated Clock Input Pins Plus Macrocell

Product Term Clocks

— Programmable I/O Supports Programmable Bus

Hold, Pull-up, Open Drain and Slew Rate Options

— Four Global Product Term Output Enables, Two

Global OE Pins and One Product Term OE per

Macrocell

Description

The ispLSI 5000VE Family of In-System Programmable

High Density Logic Devices is based on Generic Logic

Blocks (GLBs) of 32 registered macrocells and a single

Global Routing Pool (GRP) structure interconnecting the

GLBs.

Outputs from the GLBs drive the Global Routing Pool

GRP) between the GLBs. Switching resources are provided

to allow signals in the Global Routing Pool to drive

any or all the GLBs in the device. This mechanism allows

fast, efficient connections across the entire device.

Each GLB contains 32 macrocells and a fully populated,

programmable AND-array with 160 logic product terms

and three extra control product terms. The GLB has 68

inputs from the Global Routing Pool which are available

in both true and complement form for every product term.

The 160 product terms are grouped in 32 sets of five and

sent into a Product Term Sharing Array (PTSA) which

allows sharing up to a maximum of 35 product terms for

a single function. Alternatively, the PTSA can be bypassed

for functions of five product terms or less. The

three extra product terms are used for shared controls:

reset, clock, clock enable and output enable.

ISPLSI5512VE-125LB272产品属性

  • 类型

    描述

  • 型号

    ISPLSI5512VE-125LB272

  • 功能描述

    CPLD - 复杂可编程逻辑器件

  • RoHS

  • 制造商

    Lattice

  • 存储类型

    EEPROM

  • 大电池数量

    128

  • 最大工作频率

    333 MHz

  • 延迟时间

    2.7 ns

  • 可编程输入/输出端数量

    64

  • 工作电源电压

    3.3 V

  • 最大工作温度

    + 90 C

  • 最小工作温度

    0 C

  • 封装/箱体

    TQFP-100

更新时间:2025-10-9 15:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
LATTICE
24+
BGA2727
87
LATTICE
25+
BGA
18000
原厂直接发货进口原装
LATTICE
15+
NA
1863
全新进口原装
LATTICE
25+
BGA-272
1001
就找我吧!--邀您体验愉快问购元件!
Lattice
25+
电联咨询
7800
公司现货,提供拆样技术支持
Lattice
2318+
BBGA-272
4980
Lattice全系列进口原装特价
Lattice Semiconductor Corporat
25+
272-BBGA
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
LATTICE/莱迪斯
2450+
BGA/27*27
9850
只做原厂原装正品现货或订货假一赔十!
Lattice
16+
BGA
1232
进口原装现货/价格优势!
LATTICE
25+23+
BGA
41794
绝对原装正品全新进口深圳现货