位置:ISPLSI5256VE-100LF256 > ISPLSI5256VE-100LF256详情

ISPLSI5256VE-100LF256中文资料

厂家型号

ISPLSI5256VE-100LF256

文件大小

246.54Kbytes

页面数量

24

功能描述

In-System Programmable 3.3V SuperWIDE High Density PLD

CPLD - 复杂可编程逻辑器件

数据手册

下载地址一下载地址二到原厂下载

生产厂商

LATTICE

ISPLSI5256VE-100LF256数据手册规格书PDF详情

ispLSI 5000VE Description

The ispLSI 5000VE Family of In-System Programmable High Density Logic Devices is based on Generic Logic Blocks (GLBs) of 32 registered macrocells and a single Global Routing Pool (GRP) structure interconnecting the GLBs.

Outputs from the GLBs drive the Global Routing Pool (GRP) between the GLBs. Switching resources are provided to allow signals in the Global Routing Pool to drive any or all the GLBs in the device. This mechanism allows fast, efficient connections across the entire device.

Features

• Second Generation SuperWIDE HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC DEVICE

— 3.3V Power Supply

— User Selectable 3.3V/2.5V I/O

— 12000 PLD Gates / 256 Macrocells

— Up to 144 I/O Pins

— 256 Registers

— High-Speed Global Interconnect

— SuperWIDE Generic Logic Block (32 Macrocells) for Optimum Performance

— SuperWIDE Input Gating (68 Inputs) for Fast Counters, State Machines, Address Decoders, etc.

— PCB Efficient Ball Grid Array (BGA) Package Options

— Interfaces with Standard 5V TTL Devices

• HIGH PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 165 MHz Maximum Operating Frequency

— tpd = 6.0 ns Propagation Delay

— TTL/3.3V/2.5V Compatible Input Thresholds and Output Levels

— Electrically Erasable and Reprogrammable

— Non-Volatile

— Programmable Speed/Power Logic Path Optimization

• IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-to Market, and Improved Product Quality

— Reprogram Soldered Devices for Faster Debugging

• 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE

• ARCHITECTURE FEATURES

— Enhanced Pin-Locking Architecture with Single Level Global Routing Pool and SuperWIDE GLBs

— Wrap Around Product Term Sharing Array Supports up to 35 Product Terms Per Macrocell

— Macrocells Support Concurrent Combinatorial and Registered Functions

— Macrocell Registers Feature Multiple Control Options Including Set, Reset and Clock Enable

— Four Dedicated Clock Input Pins Plus Macrocell Product Term Clocks

— Programmable I/O Supports Programmable Bus Hold, Pull-up, Open Drain and Slew Rate Options

— Four Global Product Term Output Enables, Two Global OE Pins and One Product Term OE per Macrocell

ISPLSI5256VE-100LF256产品属性

  • 类型

    描述

  • 型号

    ISPLSI5256VE-100LF256

  • 功能描述

    CPLD - 复杂可编程逻辑器件

  • RoHS

  • 制造商

    Lattice

  • 存储类型

    EEPROM

  • 大电池数量

    128

  • 最大工作频率

    333 MHz

  • 延迟时间

    2.7 ns

  • 可编程输入/输出端数量

    64

  • 工作电源电压

    3.3 V

  • 最大工作温度

    + 90 C

  • 最小工作温度

    0 C

  • 封装/箱体

    TQFP-100

更新时间:2025-10-9 17:06:00
供应商 型号 品牌 批号 封装 库存 备注 价格
LATTICE
24+
BGA
23000
免费送样原盒原包现货一手渠道联系
LATTICE
20+
256FBGA
11520
特价全新原装公司现货
LATTICE
24+
800
LATTICE
25+
BGA
18000
原厂直接发货进口原装
LATTICE
16+
NA
8800
原装现货,货真价优
LATTICE
25+23+
256FBGA
23308
绝对原装正品全新进口深圳现货
LATTICE
25+
BGA-256
1001
就找我吧!--邀您体验愉快问购元件!
LATTICE
22+
256FBGA
6000
十年配单,只做原装
LATTICE
68500
一级代理 原装正品假一罚十价格优势长期供货
LATTICE
2023+
3000
进口原装现货