位置:ISPLSI2064V > ISPLSI2064V详情

ISPLSI2064V中文资料

厂家型号

ISPLSI2064V

文件大小

179.68Kbytes

页面数量

14

功能描述

3.3V High Density Programmable Logic

数据手册

下载地址一下载地址二到原厂下载

生产厂商

Lattice Semiconductor

简称

Lattice莱迪思

中文名称

莱迪思半导体公司官网

LOGO

ISPLSI2064V数据手册规格书PDF详情

Description

The ispLSI 2064V is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064V features in-system programmability through the Boundary Scan Test Access Port (TAP). The ispLSI 2064V offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

Features

• HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

• 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

— The 64 I/O Pin Version is Fuse Map Compatible with 5V ispLSI 2064

• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 100MHz Maximum Operating Frequency

— tpd = 7.5ns Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

• IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP™) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

• THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

• ispDesignEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™

— PC and UNIX Platforms

ISPLSI2064V产品属性

  • 类型

    描述

  • 型号

    ISPLSI2064V

  • 制造商

    LATTICE

  • 制造商全称

    Lattice Semiconductor

  • 功能描述

    3.3V High Density Programmable Logic

更新时间:2025-5-17 8:21:00
供应商 型号 品牌 批号 封装 库存 备注 价格
LATTICE
2025+
TQFP
3783
全新原装、公司现货热卖
LATTICE
23+
PLCC
3220
原装正品公司现货价格优惠欢迎查询
LATTICE
19+
QFP
12238
Lattice(莱迪斯)
24+
标准封装
9548
原厂渠道供应,大量现货,原型号开票。
LATTICE/莱迪斯
25+
QFP100
13800
原装,请咨询
LATTICE
2016+
TQFP100
3500
只做原装,假一罚十,公司可开17%增值税发票!
LATTICE
2020+
QFP100
9500
百分百原装正品 真实公司现货库存 本公司只做原装 可
LATTICE
2021+
QFP44
9450
原装现货。
LATTICE
21+
QFP44
6000
全新原装 公司现货 价格优
LATTICE
24+
BGA
23000
免费送样原盒原包现货一手渠道联系

ISPLSI2064VE-135LTN44I 价格

参考价格:¥51.7915

型号:ISPLSI2064VE-135LTN44I 品牌:Lattice 备注:这里有ISPLSI2064V多少钱,2025年最近7天走势,今日出价,今日竞价,ISPLSI2064V批发/采购报价,ISPLSI2064V行情走势销售排排榜,ISPLSI2064V报价。

Lattice相关电路图

  • L-COM
  • LDT
  • LEACH
  • LEADSHINE
  • LEADSUN
  • LEADTREND
  • LEDDARTECH
  • LEDIL
  • LEDTRONICS
  • LEIDITECH
  • LEM
  • LEMO

Lattice Semiconductor 莱迪思半导体公司

中文资料: 24115条

莱迪思半导体(NASDAQ:LSCC)是低功耗可编程器件的领导者。我们在不断增长的通信、计算、工业、汽车和消费市场中解决从边缘到云的整个网络中的客户问题。我们的技术、长期合作关系以及对世界一流支持的承诺,使我们的客户能够快速轻松地释放他们的创新,创造一个智能、安全和互联的世界。