位置:ISPLSI2032-80LJ > ISPLSI2032-80LJ详情
ISPLSI2032-80LJ中文资料
ISPLSI2032-80LJ数据手册规格书PDF详情
Description
The ispLSI 2032 and 2032A are High Density Programmable Logic Devices. The devices contain 32 Registers, 32 Universal I/O pins, two Dedicated Input Pins, three Dedicated Clock Input Pins, one dedicated Global OE input pin and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2032 and 2032A feature 5V in system programmability and in-system diagnostic capabilities. The ispLSI 2032 and 2032A offer nonvolatile reprogrammability of the logic, as well as the interconnect to provide truly reconfigurable systems.
Features
• ENHANCEMENTS
— ispLSI 2032A is Fully Form and Function Compat to the ispLSI 2032, with Identical Timing Specifcations and Packaging
— ispLSI 2032A is Built on an Advanced 0.35 Micron E2CMOS® Technology
• HIGH DENSITY PROGRAMMABLE LOGIC
— 1000 PLD Gates
— 32 I/O Pins, Two Dedicated Inputs
— 32 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
• HIGH PERFORMANCE E2CMOS® TECHNOLOGY
— fmax = 180 MHz Maximum Operating Frequency
— tpd = 5.0 ns Propagation Delay
— TTL Compatible Inputs and Outputs
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
• IN-SYSTEM PROGRAMMABLE
— In-System Programmable (ISP™) 5V Only
— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyp
• OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBIL OF FIELD PROGRAMMABLE GATE ARRAYS
— Complete Programmable Device Can Combine G Logic and Structured Designs
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control to Minimize Switching Noise
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
ISPLSI2032-80LJ产品属性
- 类型
描述
- 型号
ISPLSI2032-80LJ
- 功能描述
CPLD - 复杂可编程逻辑器件 USE ispMACH 4000V
- RoHS
否
- 制造商
Lattice
- 存储类型
EEPROM
- 大电池数量
128
- 最大工作频率
333 MHz
- 延迟时间
2.7 ns
- 可编程输入/输出端数量
64
- 工作电源电压
3.3 V
- 最大工作温度
+ 90 C
- 最小工作温度
0 C
- 封装/箱体
TQFP-100
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
LATTICE |
PLCC-44+ |
1700 |
全新原装绝对优势现货特价! |
||||
Lattice |
2021+ |
PLCC44 |
6800 |
原厂原装,欢迎咨询 |
|||
LATTICE |
24+ |
PLCC |
13500 |
免费送样原盒原包现货一手渠道联系 |
|||
Lattice(莱迪斯) |
24+ |
N/A |
9448 |
原厂可订货,技术支持,直接渠道。可签保供合同 |
|||
LATTICE/莱迪斯 |
21+ |
PLCC |
9852 |
只做原装正品假一赔十!正规渠道订货! |
|||
LATTICE/莱迪斯 |
24+ |
PLCC44 |
147 |
只做原厂渠道 可追溯货源 |
|||
Lattice(莱迪斯) |
23+ |
特价 |
6000 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
|||
LATTICE/莱迪斯 |
22+ |
PLCC44 |
10000 |
只做原装现货假一赔十 |
|||
LATTICE |
2013 |
PLCC |
10000 |
全新 |
|||
LATTICE |
24+ |
PLCC44 |
80000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
ISPLSI2032-80LJ 资料下载更多...
ISPLSI2032-80LJ 芯片相关型号
- 2SD2444K
- ASMC-PAB9-TV0E5
- ASMC-PAB9-TW0E5
- ASMC-PHB9-TW3E5
- C0603C103D1RAC
- C0603C104C1RAC
- C1210C104C1RAC
- G72DA-DC12CL
- G72SC-DC5S
- HDSP-2001
- HLMP-ED57-GKKDD
- HLMP-EL57-HKKDD
- IRA-E420S1
- ISPLSI2032-135LT44
- JANTXV1N4615UR
- JANTXV1N5536C-1
- JANTXV1N5538C-1
- MAB8401
- MAF8421
- MB11101FBN
- MB80101FBN
- MC380A2
- MTB325HBM
- RH4565A-2
- RH4566-2
- TSM-104-04-S-SV-TR
- TSM-131-03-S-SV-TR
- TSM-132-03-S-SV-TR
- V375C24E48BS2
- V48B28E48BS2
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97