位置:GAL18V10-15LP > GAL18V10-15LP详情

GAL18V10-15LP中文资料

厂家型号

GAL18V10-15LP

文件大小

265.87Kbytes

页面数量

16

功能描述

High Performance E2CMOS PLD Generic Array Logic

数据手册

下载地址一下载地址二到原厂下载

生产厂商

LATTICE

GAL18V10-15LP数据手册规格书PDF详情

Description

The GAL18V10, at 7.5 ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide a very flexible 20-pin PLD. CMOS circuitry allows the GAL18V10 to consume much less power when compared to its bipolar counterparts. The E2 technology offers high speed (

Features

• HIGH PERFORMANCE E2CMOS®TECHNOLOGY

— 7.5 ns Maximum Propagation Delay

— Fmax = 111 MHz

— 5.5 ns Maximum from Clock Input to Data Output

— TTL Compatible 16 mA Outputs

— UltraMOS® Advanced CMOS Technology

• LOW POWER CMOS

— 75 mA Typical Icc

• ACTIVE PULL-UPS ON ALL PINS

• E2CELL TECHNOLOGY

— Reconfigurable Logic

— Reprogrammable Cells

— 100 Tested/100 Yields

— High Speed Electrical Erasure (<100ms)

— 20 Year Data Retention

• TEN OUTPUT LOGIC MACROCELLS

— Uses Standard 22V10 Macrocell Architecture

— Maximum Flexibility for Complex Logic Designs

• PRELOAD AND POWER-ON RESET OF REGISTERS

— 100 Functional Testability

• APPLICATIONS INCLUDE:

— DMA Control

— State Machine Control

— High Speed Graphics Processing

— Standard Logic Speed Upgrade

• ELECTRONIC SIGNATURE FOR IDENTIFICATION

GAL18V10-15LP产品属性

  • 类型

    描述

  • 型号

    GAL18V10-15LP

  • 制造商

    LATTICE

  • 制造商全称

    Lattice Semiconductor

  • 功能描述

    High Performance E2CMOS PLD Generic Array Logic

更新时间:2025-10-5 8:31:00
供应商 型号 品牌 批号 封装 库存 备注 价格
LATTICE
2016+
DIP
3000
只做原装,假一罚十,公司可开17%增值税发票!
LATTICE
23+
DIP20
50000
全新原装正品现货,支持订货
Lattice
19
公司优势库存 热卖中!!
LATTICE
03+
DIP20
14
一级代理,专注军工、汽车、医疗、工业、新能源、电力
LATTICE
23+24
DIP
9680
原盒原标.进口原装.支持实单 .价格优势
LATTICE
25+
DIP
208
原装正品,假一罚十!
Lattice
1824+
DIP
6000
原装现货专业代理,可以代拷程序
LATTICE/莱迪斯
23+
DIP
50000
全新原装正品现货,支持订货
LATTICE/莱迪斯
2450+
DIP
9850
只做原厂原装正品现货或订货假一赔十!
LATTICE
23+
PLCC
5000
原装正品,假一罚十