位置:81080V > 81080V详情

81080V中文资料

厂家型号

81080V

文件大小

333.86Kbytes

页面数量

26

功能描述

3.3V In-System Programmable SuperBIG??High Density PLD

3.3V In-System Programmable SuperBIG⑩ High Density PLD

数据手册

下载地址一下载地址二到原厂下载

生产厂商

LATTICE

81080V数据手册规格书PDF详情

ispLSI 8000V Family Description

The ispLSI 8000V Family of Register-Intensive, 3.3V SuperBIG In-System Programmable Logic Devices is based on Big Fast Megablocks of 120 registered macro cells and a Global Routing Plane (GRP) structure interconnecting the Big Fast Megablocks. Each Big Fast Megablock contains 120 registered macrocells arranged in six groups of 20, a group of 20 being referred to as a Generic Logic Block, or GLB. Within the Big Fast Megablock, a Big Fast Megablock Routing Pool (BRP) interconnects the six GLBs to each other and to 24 Big Fast Megablock I/O cells with optional I/O registers. The Global Routing Plane which interconnects the Big Fast Megablocks has additional global I/Os with optional I/O registers. The 192-I/O version contains 72 Big Fast Megablock I/Os and 120 global I/Os, while the 360-I/O version contains 216 Big Fast Megablock I/Os and 144 global I/Os.

Features

• SuperBIG HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC

— 3.3V Power Supply

— 60,000 PLD Gates/1080 Macrocells

— 192-360 I/O Pins Supporting 3.3V/2.5V I/O

— 1440 Registers

— High-Speed Global and Big Fast Megablock (BFM) Interconnect

— Wide 20-Macrocell Generic Logic Block (GLB) for High Performance

— Wide Input Gating (44 Inputs per GLB) for Fast Counters, State Machines, Address Decoders, Etc.

— PCB-Efficient Ball Grid Array (BGA) Package Options

• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 125 MHz Maximum Operating Frequency

— tpd = 8.5 ns Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— Programmable Speed/Power Logic Path Optimization

• IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality

— Reprogram Soldered Devices for Faster Debugging

• 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE

• ARCHITECTURE FEATURES

— Enhanced Pin-Locking Architecture, Symmetrical Generic Logic Blocks Connected by Hierarchical Big Fast Megablock and Global Routing Planes

— Product Term Sharing Array Supports up to 28 Product Terms per Macrocell Output

— Macrocells Support Concurrent Combinatorial and Registered Functions

— Embedded Tristate Bus Can Be Used as an Internal Tristate Bus or as an Extension of an External Tristate Bus

— Macrocell and I/O Registers Feature Multiple Control Options, Including Set, Reset and Clock Enable

— I/O Pins Support Programmable Bus Hold, Pull-Up, Open-Drain and Slew Rate Options

— Separate VCCIO Power Supply to Support 3.3V or 2.5V Input/Output Logic Levels

— I/O Cell Register Programmable as Input Register for Fast Setup Time or Output Register for Fast Clock to Output Time

• ispDesignEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™

— PC and UNIX Platforms

81080V产品属性

  • 类型

    描述

  • 型号

    81080V

  • 制造商

    LATTICE

  • 制造商全称

    Lattice Semiconductor

  • 功能描述

    3.3V In-System Programmable SuperBIG⑩ High Density PLD

更新时间:2025-11-21 16:06:00
供应商 型号 品牌 批号 封装 库存 备注 价格
4
全新原装 货期两周
MI/小米
23+
CDIP
5000
原厂授权代理,海外优势订货渠道。可提供大量库存,详
TOS
NEW
SOP
9526
代理全系列销售,全新原装正品,价格优势,长期供应,量大可订
BOURNS
2016+
变压器
8850
只做原装,假一罚十,公司专营变压器,滤波器!
BOURNS/伯恩斯
1736+
DIP
15238
原厂优势渠道
Bourns
2022+
553
全新原装 货期两周
BOURNS/伯恩斯
2447
DIP
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
BOURNS
25+
滤波器
997
就找我吧!--邀您体验愉快问购元件!
BOURNS/伯恩斯
2407+
30098
全新原装!仓库现货,大胆开价!
BOURNS
18