位置:MCDP2900A4 > MCDP2900A4详情
MCDP2900A4中文资料
MCDP2900A4数据手册规格书PDF详情
Features
• DisplayPort™ (DP) ver. 1.4a Link layer
receiver
− Up to 5.4Gbps Link rate supporting
HBR2/HBR/RBR modes
− 1, 2, or 4 lanes configuration
− Programmable receiver equalization
− Single Stream
− AUX CH 1 Mbps
− 3.3V HPD_OUT
− Link Training (LT) enhancements as in
DP1.4a specification
− Supports eDP ASSR scrambler operation
− Video Stream Handling
− Up to 600MHz dual pixel path and
16bpc
− RGB/ YCbCr 444/422/420 pixel format
− Horizontal expansion of VESA CVT to
CEA timings as per DP1.4a
specification
− DPCD and CEC
− Supports DPCD data structure revision
1.4 as per DP1.4a specification
− Supports CEC tunneling over AUX
− DP to HDMI Stereoscopic 3D Transport
− Frame Sequential to Stacked Top-
Bottom Conversion
− Pass-through of other 3D formats
− Audio Stream handling
− LPCM and Compressed Audio encoding
formats
− Max Audio sample rate of 192KHz x8
Channel or 768KHz x2 Channel
• HDMI ver. 2.0b transmitter
− 600 MHz maximum TMDS character clock
− DC-coupled outputs with source
termination
− TMDS character-clock divide_by_4 Mode
− Scrambling over HDMI2.0b
− Programmable edge rate control
− Programmable pre-emphasis control
− Deep color up to 16 bits per color
− High Dynamic Range support (Static and
Dynamic HDR)
− 3D video timings
− CEC support – snooping, tunneling
− HPD_IN handling
− SCDC read request handling
− Polling enabled for HDMI sinks not
supporting read requests
• Video Input Processing (up to 6Gbps)
− Color space conversion
− 10 bits per color input width
− 12 bits per color output width
− 16 bits per color pass through
− Programmable coefficient 3x3 matrix
− Programmable input offset
− Programmable output offset
− Programmable output clipping levels
• Chroma Down Sampling
− 5-tap H & V FIR filters with programmable
coefficients
− 12 bits per color input width
− 12 bits per color output width
− YCbCr444 to YCbCr420 conversion
− YCbCr444 to YCbCr422 conversion
− YCbCr422 to YCbCr420 conversion
− Bypass chroma down-sampling for YCbCr420
input over DP Link
• Max video resolution and color depth on HDMI TX
output
− 4Kp60Hz, RGB/YCbCr444, 8 bpc
− 4Kp60Hz, YCbCr422 up to 12 bpc
− 4Kp60Hz, YCbCr420, up to 16 bpc
− 4Kp30Hz, RGB/YCbCr444, up to 16 bpc
• Audio stream forwarding from DP RX to HDMI TX
− Up to 8-ch, 192 kHz, 24 bps LPCM audio, AC3,
DTS, Dolby-HD
− 2-ch, 768 kHz 24 bps HBR audio
• HDCP support
− HDCP1.3 to HDCP1.4 Repeater function
− HDCP2.3 to HDCP1.4 Repeater function
− HDCP2.3 to HDCP2.3 Repeater function
− Read-protected embedded HDCP keys
• Enhanced security
− Encrypted on-chip key storage
− Security signed application firmware
− Secure boot-up procedure
− Debug ports disabled in production
• Metadata handling
− HDMI TX DVI/HDMI mode setting (DPCD
register)
− YCbCr444-420 conversion (DPCD register)
− IEC60958 BYTE3 Channel Status
overwrite
− CEA861F INFOFRAME generation
− CEA861.3 HDR and Mastering InfoFrame
as per DP1.4a specification
• Device configuration options
− 8Mbit SPI flash for firmware binary image
storage
− AUX CH, I2C host interface
• Internal video pattern generator
− Configurable through DPCD registers
• EMI reduction support
− Spread spectrum for DP input
− Scrambler for DP input and HDMI output
• Low power operation
− 570 mW in protocol converter operation
− 11 mW sleep mode operation
• ESD specification
− ESD: +/-2 KV HBM, 500 V CDM
− ESD: +/-6.5 KV HBM connector facing pins
• Package
− 64 LFBGA (7 x 7 mm)
• Power supply voltages
− 3.3 V I/O; 1.2 V core
Applications
• Notebook, Tablet Accessories (USB Type-C
dongles, docking stations)
• TV, Signage, Game consoles, STB
1. Description
The MCDP2900 is a power-optimized DisplayPort1.4a-to-HDMI2.0b converter, targeted for enabling USB
Type-C DP Alt mode on TVs, Game consoles and other consumer equipment as well as for mobile PC and
tablet accessory applications. This device functions as an active protocol converter with HDCP1.x/ HDCP2.3
repeater supporting HDR video quality for deep color media content playback.
MCDP2900 behaves as a DP branch device with a DP-to-HDMI transport protocol converter function and
allows a DP or USB Type-C source to drive an HDMI sink device. The maximum TMDS character clock
frequency supported is 600 Mchar/s (per HDMI2.0b specification).
The MCDP2900 operates with two power supply voltages: 1.2 V and 3.3 V. It consumes:
• 570 mW in protocol converter operation
• 11 mW sleep mode operation
The MCDP2900 has a DP1.4a receiver and an HDMI2.0b transmitter. The DP receiver supports up to
5.4Gbps/lane over 4 lanes. It supports DP SST transport format on its main link and Manchester-coded AUX
signaling as the side band channel. The downstream HDMI TX port is HDMI2.0b specification compliant.
The MCDP2900 is capable of supporting Ultra High-Definition video formats with resolutions as high as 4096
x 2160 progressive @ 60 Hz (4K2Kp60Hz). It supports RGB/YCbCr video color formats with a color depth of
16 bpc (bits per component or 48 bits per pixel) as long as it fits within the DP and HDMI link bandwidth.
This device also supports pixel encoding conversion from RGB or YCbCr444 to YCbCr420 and a YcbCr420
pass- through function. In addition, High Dynamic Range (HDR) with deep color up to 12bpc at 4Kp60Hz is
supported through the conversion of RGB/YCbCr444 over DP link to YCbCr420 on the HDMI output with a
horizontal expansion to CEA timings.
This device offers secure reception and transmission of high bandwidth digital audio and video content with
HDCP1.3 and HDCP2.3 content protection for the upstream DP interface. It also supports HDCP1.4 and
HDCP2.3 repeater function compliant to the latest CTS specification.
The MCDP2900 uses an external crystal of 27 MHz as a reference clock for its operation. An internal Power
On Reset (POR) circuit senses the voltage on the reset input and provides the chip reset during system
power-up. The device has an internal microcontroller with SPI, UART (debug only), and I2C system interface
signals. It uses an external 8Mbit SPI flash memory for storing a secure signed firmware image with fail-safe
recovery. Firmware update to the SPI flash is done securely through the DP AUX_CH or the I2C host
interface. The secure programming (In-System-Programming), secure boot and application FW signing
process uses RSA 2048-bit root and leaf public/private key pairs.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Kinetic |
2023+ |
64-LFBGA |
4550 |
全新原装正品 |
|||
KINETIC |
24+ |
LFBGA64 |
15000 |
代理原装现货,价格优势 |
|||
KINETIC(芯凯) |
24+ |
N/A |
30048 |
原厂可订货,技术支持,直接渠道。可签保供合同 |
|||
Kinetic |
25+ |
BGA |
7500 |
原厂原装,价格优势 |
|||
Kinetic |
2405+ |
64-LFBGA |
50000 |
只做原装优势现货库存,渠道可追溯 |
|||
KINETIC |
22+ |
LFBGA64 |
5000 |
全新原装 |
|||
Kinetic |
23+ |
NA |
6800 |
原装正品,力挺实单 |
|||
KINETIC |
24+ |
LFBGA64 |
5000 |
市场最低 原装现货 假一罚百 可开原型号 |
|||
KINETIC |
24+ |
LFBGA64 |
10000 |
只有原装 |
|||
KINETIC/ST |
24+ |
LFBGA64 |
60000 |
MCDP2900A4 资料下载更多...
MCDP2900A4相关电子新闻
MCDP2900A4T
MCDP2900A4T
2022-11-14
MCDP2900A4 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
Kinetic Technologies. 芯凯电子科技(上海)有限公司
Kinetic Technologies设计、开发并销售专有的创新型高性能模拟和混合信号集成电路,专注于电源和保护,服务于消费电子、通信、工业、汽车和企业市场。我们的核心产品“Behind Every Port™”,提供管理、保护、调节和监控电源的解决方案,满足USB Type-C、以太网和其他电源连接器在系统设计中日益增长的需求。 通过我们独特的电路设计技术和硅工艺技术,我们创造了应用解决方案,通过消除外部组件、减少包装尺寸、降低噪声、保护电子负载和提高电源效率来解决问题。实际上,Kinetic Technologies的产品不仅满足而且超越了一些行业内最严格的规范和标准,如Qi/WPC、I