位置:CD54AC1613A > CD54AC1613A详情

CD54AC1613A中文资料

厂家型号

CD54AC1613A

文件大小

10.49Kbytes

页面数量

1

功能描述

Synchronous Presettable Binary Counters

数据手册

下载地址一下载地址二到原厂下载

生产厂商

INTERSIL

CD54AC1613A数据手册规格书PDF详情

Description

The CD54AC161/3A and CD54ACT161/3A are synchronous presettable binary counters that utilize the Harris Advanced CMOS Logic technology. The CD54AC161/3A and CD54ACT161/3A are asynchronously reset. Counting and parallel presetting are both accomplished synchronously with the negative-to-positive transition of the clock. A LOW level on the Synchronous Parallel Enable input, SPE, disables the counting operation and allows data at the P0 to P3 inputs to be loaded into the counter (provided that the

setup and hold requirements for SPE are met).

The counters are reset with a LOW level on the Master Reset input, MR.

Two count enables, PE and TE, in each counter are provided for n-bit cascading. Reset action occurs regardless of the level of the SPE, PE, TE and CP inputs.

The look-ahead carry feature simplifies serial cascading of the counters. Both count enable inputs (PE and TE) must be HIGH to count. The TE input is gated with the Q outputs of all four stages so that at the maximum count, the terminal count (TC) output goes HIGH for one clock period. This TC pulse is used to enable the next cascaded stage.

The CD54AC161/3A and CD54ACT161/3A are supplied in 16 lead dual-in-line ceramic packages (F suffix).

CD54AC1613A产品属性

  • 类型

    描述

  • 型号

    CD54AC1613A

  • 制造商

    INTERSIL

  • 制造商全称

    Intersil Corporation

  • 功能描述

    Synchronous Presettable Binary Counters

更新时间:2025-10-11 14:20:00
供应商 型号 品牌 批号 封装 库存 备注 价格
H
23+
DIP
8560
受权代理!全新原装现货特价热卖!
IDT
06+
DIP
200
绝对全新原装正品,现货质量可保
HARRIS
24+
DIP
14
HARRIS
23+
CDIP/16
7000
绝对全新原装!100%保质量特价!请放心订购!
HARRIS
23+
DIP
5000
原装正品,假一罚十
HAR
25+
DIP
18000
原厂直接发货进口原装
HARRIS
25+23+
DIP
36775
绝对原装正品全新进口深圳现货
H
24+
DIP
300
进口原装正品优势供应
TI
三年内
1983
只做原装正品
HARRIS
2447
DIP
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货