位置:CYT3DLBBHS > CYT3DLBBHS详情
CYT3DLBBHS中文资料
CYT3DLBBHS数据手册规格书PDF详情
Features
• Graphics subsystem
- Supports 2D and 2.5D (perspective warping, 3D effects) graphics rendering
- Internal color resolution
• 40-bit for RGBA (4 × 10-bit)
• 24-bit for RGB (3 × 8-bit)
- 2048 KB of embedded video RAM memory (VRAM)
- Two video output interfaces supporting a display from
• Parallel RGB (max display size: 1600 × 600 at 80 MHz)
• FPD-link single (max display size: 1920 × 720 at 110 MHz)
- One Capture engine for video input processing for ITU 656 or parallel RGB/YUV or MIPI CSI-2 input
• ITU656 (standard camera capture: up to 800 × 480), multiplexed with RGB interface
• RGB (max capture size 1600 × 600 at 80 MHz) or
• Two-/four-lane MIPI CSI-2 interface (max capture size: 1920 × 720 for two lanes at 110 MHz, 2880 × 1080 for
four lanes at 220 MHz)
- Display warping on-the-fly for HUD applications
- Direct video feed through from capture to display interface with graphics overlay
- Composition engine for scene composition from display layers
- Display engine for video timing generation and display functions
- Drawing engine for acceleration of vector graphics rendering
- Command sequencer for setup and control of the rendering process
- Supports graphics rendering without frame buffers (on-the-fly)
- Single-channel FPD-Link/LVDS interface for up to HD resolution video output
• Sound subsystem
- Four time-division multiplexing (TDM) interfaces
- Two pulse-code modulation-pulse width modulation (PCM-PWM) interfaces
- Up to five sound generator (SG) interfaces
- Two PCM Audio stream mixers with five input streams
- One audio digital-to-analog converter (DAC)
• CPU subsystem
- 240-MHz (max) 32-bit Arm® Cortex®-M7 CPU, with
• Single-cycle multiply
• Single/double-precision floating point unit (FPU)
• 16-KB data cache, 16-KB instruction cache
• Memory protection unit (MPU)
• 64-KB instruction and 64-KB data Tightly-Coupled Memories (TCM)
- 100-MHz 32-bit Arm® Cortex®-M0+ CPU with
• Single-cycle multiply
• Memory protection unit
- Inter-processor communication in hardware
- Four DMA controllers
• Peripheral DMA controller #0 (P-DMA0) with 76 channels
• Peripheral DMA controller #1 (P-DMA1) with 84 channels
• Memory DMA (AHB) controller (M-DMA0) with 8 channels
• Memory DMA (AXI) controller (M-DMA1) with 4 channels
• Integrated memories
- 4160-KB code-flash with an additional 128-KB of work-flash
• Read-While-Write (RWW) allows updating the code-flash/work-flash while executing from it
• Single- and dual-bank modes (specifically for Firmware update Over The Air [FOTA])
• Flash programming through SWD/JTAG interface
- 384-KB SRAM with selectable retention granularity
• Crypto engine[1]
- Supports Enhanced Secure Hardware Extension (eSHE) and Hardware Security Module (HSM)
- Secure boot and authentication
• Using digital signature verification[1]
• Using fast secure boot
- AES: 128-bit blocks, 128-/192-/256-bit keys
- 3DES[1]: 64-bit blocks, 64-bit key
- Vector unit[1] supporting asymmetric key cryptography such as Rivest-Shamir-Adleman (RSA) and Elliptic
Curve (ECC)
- SHA-1/2/3[1]: SHA-512, SHA-256, SHA-160 with variable length input data
- CRC[1]: supports CCITT CRC16 and IEEE-802.3 CRC32
- True random number generator (TRNG) and pseudo random number generator (PRNG)
- Galois/Counter Mode (GCM)
• Functional safety for ASIL-B
- Memory protection unit (MPU)
- Shared memory protection unit (SMPU)
- Peripheral protection unit (PPU)
- Watchdog timer (WDT)
- Multi-counter watchdog timer (MCWDT)
- Low-voltage detector (LVD)
- Brown-out detection (BOD)
- Overvoltage detection (OVD)
- Overcurrent detection (OCD)
- Clock supervisor (CSV)
• Supported in all power modes except Hibernate mode
- Hardware error correction (SECDED ECC) on all safety-critical memories (SRAM, flash, TCM)
• Low-power 2.7-V to 5.5-V operation
- Low-power Active, Sleep, Low-power Sleep, DeepSleep, and Hibernate modes for fine-grained power
management
- Configurable options for robust BOD
• Two threshold levels (2.7 V and 3.0 V) for BOD on VDDD and VDDA_ADC
• One threshold level (1.1 V) for BOD on VCCD
• Wakeup support
- Up to four pins to wakeup from Hibernate mode
- Up to 61 GPIO pins to wakeup from DeepSleep mode
- Event Generator, SCB, Watchdog Timer, RTC alarms to wake from DeepSleep modes
• Clocks
- Internal main oscillator (IMO)
- Internal low-speed oscillator (ILO)
- External crystal oscillator (ECO)
- Watch crystal oscillator (WCO)
- Phase-locked loop (PLL)
- Frequency-locked loop (FLL)
- Low-power external crystal oscillator (LPECO)
• Communication interfaces
- Up to four CAN FD channels
• Increased data rate (up to 8 Mbps) compared to classic CAN, limited by physical layer topology and
transceivers
• Compliant to ISO 11898-1:2015
• Supports all the requirements of Bosch CAN FD Specification V1.0 non-ISO CAN FD
• ISO 16845:2015 certificate available
- Up to 12 runtime-reconfigurable serial communication block (SCB) channels, each configurable as I2C, SPI,
or UART
- Up to two independent LIN channels
• LIN protocol compliant with ISO 17987
- Up to two CXPI channels with data rate up to 20 kbps
- 10/100 Mbps Ethernet MAC interface conforming to IEEE-802.3bw
• Supports the following PHY interfaces:
Media-independent interface (MII)
Reduced media-independent interface (RMII)
• Compliant with IEEE-802.1BA for audio video bridging (AVB)
• Compliant with IEEE-1588 precision time protocol (PTP)
• Serial memory interface (SMIF)
- Two SPIs (single, dual, quad, or octal), xSPI interface
- On-the-fly encryption and decryption
- Execute-In-Place (XIP) from external memory
• Timers
- Up to 50 16-bit and 32 32-bit Timer/Counter Pulse-Width modulator (TCPWM) blocks for regular operations
• Up to 12 16-bit counters optimized for motor-control operations (Equivalent to 6 stepper motor-control
[SMC] channels with ZPD and slew rate control capability)
• Supports timer, capture, quadrature decoding, pulse-width modulation (PWM), PWM with dead time (PWM_
DT), pseudo-random PWM (PWM_PR), and shift-register (SR) modes
- Up to 16 Event Generation (EVTGEN) timers supporting cyclic wakeup from DeepSleep
• Events trigger a specific device operation (such as execution of an interrupt handler, a SAR ADC conversion,
and so on)
• Real time clock (RTC)
- Year/Month/Date, Day-of-week, Hour:Minute:Second fields
- 12- and 24-hour formats
- Automatic leap-year correction
• I/O
- Up to 135 programmable I/Os
- Four I/O types
• GPIO Standard (GPIO_STD)
• GPIO Enhanced (GPIO_ENH)
• GPIO Stepper Motor Control (GPIO_SMC)
• High-Speed I/O Standard with Low Noise (HSIO_STDLN)
• Power
- Regulators
• Generates 1.1-V nominal core supply from a 2.7-V to 5.5-V input supply
• Two regulators: DeepSleep and Core internal
- PMIC control module
• Programmable analog
- One SAR A/D converter
• Each ADC supports 32 logical channels, with 48 external channels. Any external channel can be connected
to any logical channel in the SAR.
• 12-bit resolution and sampling rates up to 1 Msps
- The ADC also supports six internal analog inputs like
• Bandgap reference to establish absolute voltage levels
• Calibrated diode for junction temperature calculations
• Two AMUXBUS inputs and two direct connections to monitor supply levels
- ADC supports addressing of external multiplexers
- ADC has a sequencer supporting autonomous scanning of configured channels
• Smart I/O
- One smart I/O block, which can perform Boolean operations on signals going to and from I/Os
- Up to eight I/Os (GPIO_STD) supported
• Debug interface
- JTAG controller and interface compliant to IEEE-1149.1-2001
- Arm® SWD (serial wire debug) port
- Supports Arm® Embedded Trace Macrocell (ETM) Trace
• Data trace using SWD
• Instruction and data trace using JTAG
• Compatible with industry-standard tools
- GHS MULTI or IAR EWARM for code development and debugging
• Packages
- 272-BGA, 16 × 16 × 1.7 mm (max), 0.8-mm ball pitch
- 216-TEQFP, 24 × 24 × 1.6 mm (max), 0.4-mm ball pitch
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Infineon/英飞凌 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
|||
CYT |
1742+ |
SOT23-5 |
98215 |
只要网上有绝对有货!只做原装正品! |
|||
CYT |
23+ |
SOT23-5 |
45000 |
原装正品现货 |
|||
量大可定CYT |
20+ |
SOT23-5 |
49000 |
原装优势主营型号-可开原型号增税票 |
|||
CYT |
24+ |
SOT23-5 |
30000 |
原装现货 |
|||
CYT |
24+ |
SOT23-5 |
9600 |
原装现货,优势供应,支持实单! |
|||
- |
23+ |
SOT23-5 |
50000 |
全新原装正品现货,支持订货 |
|||
CYT |
新年份 |
SOT23-5 |
58000 |
一级代理原装正品现货,支持实单! |
|||
CYT |
23+ |
SOT23-5 |
59651 |
公司原装现货!主营品牌!可含税欢迎查询 |
|||
- |
24+ |
NA/ |
3450 |
原装现货,当天可交货,原型号开票 |
CYT3DLBBHS 资料下载更多...
CYT3DLBBHS 芯片相关型号
- CYT3DLBBABQ1BZSGS
- CYT3DLBBAS
- CYT3DLBBBBQ1BZSGS
- CYT3DLBBBS
- CYT3DLBBCBQ1BZSGS
- CYT3DLBBCS
- CYT3DLBBDBQ1BZSGS
- CYT3DLBBDS
- CYT3DLBBEBQ1BZSGS
- CYT3DLBBES
- CYT3DLBBFBQ1BZSGS
- CYT3DLBBFS
- CYT3DLBBGBQ1BZSGS
- CYT3DLBBGS
- CYT3DLBBHBQ1BZSGS
- CYT4DNJBACQ1BZSGS
- CYT4DNJBAS
- CYT4DNJBBCQ1BZSGS
- CYT4DNJBBS
- CYT4DNJBCCQ1BZSGS
- CYT4DNJBCS
- CYT4DNJBDCQ1BZSGS
- CYT4DNJBDS
- CYT4DNJBECQ1BZSGS
- CYT4DNJBES
- CYT4DNJBFCQ1BZSGS
- CYT4DNJBFS
- CYT4DNJBGCQ1BZSGS
- CYT4DNJBGS
- CYT4DNJBHCQ1BZSGS
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
Infineon Technologies AG 英飞凌科技股份公司
英飞凌科技股份公司(Infineon Technologies AG)是一家全球领先的半导体制造商,成立于1999年,总部位于德国。英飞凌专注于提供高效能和高可靠性的半导体解决方案,广泛应用于汽车、工业、通信以及消费电子等多个领域。公司的产品涵盖了功率半导体、微控制器、安全芯片和传感器等多种类型,致力于满足客户在能效、节能和安全方面的需求。 在汽车电子领域,英飞凌是重要的市场参与者,提供各种关键的解决方案,例如用于电动汽车和混合动力汽车的功率管理系统。此外,英飞凌还专注于提高工业自动化和智能家居系统的性能,通过其先进的传感器和控制技术促进智能制造和数字化转型。 公司在全球范围内拥有多个研发和制