位置:IDT72T40108L5BB > IDT72T40108L5BB详情
IDT72T40108L5BB中文资料
IDT72T40108L5BB数据手册规格书PDF详情
DESCRIPTION
The IDT72T4088/72T4098/72T40108/72T40118 are exceptionally deep, extremely high speed, CMOS First-In-First-Out (FIFO) memories with the ability to read and write data on both rising and falling edges of clock. The device has a flexible x40/x20/x10 Bus-Matching mode and the option to select single or double data rates for input and output ports. These FIFOs offer several key user benefits:
• Flexible x40/x20/x10 Bus-Matching on both read and write ports
• Ability to read and write on both rising and falling edges of a clock
• User selectable Single or Double Data Rate of input and output ports
• A user selectable MARK location for retransmit
• User selectable I/O structure for HSTL or LVTTL
• The first word data latency period, from the time the first word is written to an empty FIFO to the time it can be read, is fixed and short.
• High density offerings up to 5Mbit
• 10Gbps throughput
FEATURES
• Choose among the following memory organizations:
IDT72T4088 ― 16,384 x 40
IDT72T4098 ― 32,768 x 40
IDT72T40108 ― 65,536 x 40
IDT72T40118 ― 131,072 x 40
• Up to 250MHz operating frequency or 10Gbps throughput in SDR mode
• Up to 110MHz operating frequency or 10Gbps throughput in DDR mode
• Users selectable input port to output port data rates, 500Mb/s Data Rate
-DDR to DDR
-DDR to SDR
-SDR to DDR
-SDR to SDR
• User selectable HSTL or LVTTL I/Os
• Read Enable & Read Clock Echo outputs aid high speed operation
• 2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
• 3.3V Input tolerant
• Mark & Retransmit, resets read pointer to user marked position
• Write Chip Select (WCS) input enables/disables Write Operations
• Read Chip Select (RCS) synchronous to RCLK
• Programmable Almost-Empty and Almost-Full flags, each flag can default to one of four preselected offsets
• Dedicated serial clock input for serial programming of flag offsets
• User selectable input and output port bus sizing
-x40 in to x40 out
-x40 in to x20 out
-x40 in to x10 out
-x20 in to x40 out
-x10 in to x40 out
• Auto power down minimizes standby power consumption
• Master Reset clears entire FIFO
• Partial Reset clears data, but retains programmable settings
• Empty and Full flags signal FIFO status
• Select IDT Standard timing (using EF and FF flags) or First Word Fall Through timing (using OR and IR flags)
• Output enable puts data outputs into High-Impedance state
• JTAG port, provided for Boundary Scan function
• 208 Ball Grid array (PBGA), 17mm x 17mm, 1mm pitch
• Easily expandable in depth and width
• Independent Read and Write Clocks (permit reading and writing simultaneously)
• High-performance submicron CMOS technology
• Industrial temperature range (-40°C to +85°C) is available
IDT72T40108L5BB产品属性
- 类型
描述
- 型号
IDT72T40108L5BB
- 功能描述
IC FIFO DDR/SDR 5NS 208-BGA
- RoHS
否
- 类别
集成电路(IC) >> 逻辑 - FIFO
- 系列
72T
- 标准包装
15
- 系列
74F
- 功能
异步
- 存储容量
256(64 x 4)
- 数据速率
-
- 访问时间
-
- 电源电压
4.5 V ~ 5.5 V
- 工作温度
0°C ~ 70°C
- 安装类型
通孔
- 封装/外壳
24-DIP(0.300,7.62mm)
- 供应商设备封装
24-PDIP
- 包装
管件
- 其它名称
74F433
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
IDT |
25+ |
BGA-208 |
1001 |
就找我吧!--邀您体验愉快问购元件! |
|||
IDT |
22+ |
208PBGA |
9000 |
原厂渠道,现货配单 |
|||
IDT, Integrated Device Techno |
23+ |
208-PBGA17x17 |
7300 |
专注配单,只做原装进口现货 |
|||
IDT, Integrated Device Technol |
24+ |
208-PBGA(17x17) |
53200 |
一级代理/放心采购 |
|||
Renesas |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
|||
Renesas Electronics America In |
25+ |
208-BGA |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
IDT72T40108L5BB 资料下载更多...
IDT72T40108L5BB 芯片相关型号
- 307-060-460-207
- AME8500AEETAE42
- AME8500AEFVDD42
- AME8500BEEVDD42
- AME8501CEEVDD42
- CNY17-3TVM
- H11A2SR2V
- H11A3SR2V
- HYR1612820G-653
- HYR1812820G-745
- HYR1812820G-840
- IDT72T40118
- IDT72T4088L4BB
- IDT72T4098L10BB
- IDT79R4700
- IDT79R4700-80-GH
- IDT82V3155
- IN74HC74
- IRHN3150
- IRL3715S
- JAN1N2985R
- JAN1N2986R
- JANTX1N2975R
- JANTX1N2986R
- JANTXV1N2994R
- JANTXV1N2995R
- M24C08-DS3TG
- M24C08-RDW3TG
- MOC8105300W
- MOC8108.300W
IDT相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
